首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >An Optimized Architecture of HEVC Core Transform Using Real-Valued DCT Coefficients
【24h】

An Optimized Architecture of HEVC Core Transform Using Real-Valued DCT Coefficients

机译:使用实值DCT系数的HEVC核心变换的优化架构

获取原文
获取原文并翻译 | 示例
           

摘要

Integer discrete cosine transform (DCT) reduces the complexity of the transform kernel in High Efficiency Video Coding (HEVC) by eliminating the need for floating point multiplications. However, the dynamic range of integer DCT is large and therefore hardware cost is high. In this brief, a new transform kernel for HEVC is proposed which uses a new set of real-valued DCT coefficients. The proposed real-valued DCT reduces the hardware cost and the processing time by reducing the complexity as well as intermediate data length. However, it maintains coding performance similar to that of the integer DCT. Further, a hardware efficient data flow model of 2D-DCT architecture is also presented, which shows that a transpose memory of 15-bit data depth is enough to process 9-bit residual data. Field-programmable gate array implementation of the proposed 1-D DCT architecture reduces the area-delay product and power by 37.5% and 43.4%, respectively, as compared to that of the integer DCT. The proposed architecture requires 88.6K logic gates to produce a constant throughput of 32 samples per clock and it operates at 256.4 MHz on CMOS 90-nm ASIC platform.
机译:整数离散余弦变换(DCT)通过消除对浮点乘法的需求,降低了高效视频编码(HEVC)中变换内核的复杂性。但是,整数DCT的动态范围很大,因此硬件成本很高。在此简介中,提出了一种用于HEVC的新变换内核,该内核使用一组新的实值DCT系数。所提出的实值DCT通过降低复杂度以及中间数据长度来减少硬件成本和处理时间。但是,它保持类似于整数DCT的编码性能。此外,还提出了2D-DCT体系结构的硬件有效数据流模型,该模型表明15位数据深度的转置存储器足以处理9位残差数据。与整数DCT相比,所提出的1-D DCT体系结构的现场可编程门阵列实现分别将面积延迟乘积和功率降低了37.5%和43.4%。拟议的架构需要88.6K逻辑门来产生每个时钟恒定的32个样本的吞吐量,并且在CMOS 90-nm ASIC平台上以256.4 MHz的频率运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号