首页> 外文期刊>Circuit World >A software tool for estimation of PCB substrate utilisation efficiency statistics from scanned images
【24h】

A software tool for estimation of PCB substrate utilisation efficiency statistics from scanned images

机译:根据扫描图像估算PCB基板利用率统计数据的软件工具

获取原文
获取原文并翻译 | 示例
       

摘要

Purpose - Routing efficiency provides an estimate of the compactness of a specific PCB layout in comparison with the theoretical minimum size for the circuit design. This work describes a methodology for estimating the routing efficiency of existing PCB layouts from scanned images of either a manufactured PCB or the relevant PCB artwork. Measuring and maximising routing efficiency offers a powerful tool in the drive to minimise the size and cost of a PCB, as it provides a quantitative measure of the need to include costly features such as multiple signal layers and blind (or partial) vias. Design/methodology/approach - The methodology was proven as a manual method, before implementation as a software tool. This work describes the image processing techniques used to recognise traces and vias and describes how this information is processed to derive substrate utilisation statistics. Findings - An initial survey suggests that trace routing efficiency has declined through time, indicating that many layouts are larger than necessary, or use more signal layers than are required by routing constraints alone. Research limitations/implications - This work finds that digital logic circuits follow a more coherent trend than analogue or mixed technology circuits. The results are therefore much more applicable in the digital domain. Practical implications - As the methodology is implemented using images of PCB layouts, it offers the potential to investigate the performance of routing capability for current and legacy applications where CAD data are not available. Originality/value - Where CAD drawings exist, routing efficiency can easily be calculated from the data. However, the methodology for estimating routing efficiency retrospectively from circuit images is believed to be unique, and sidesteps the problems of gaining access to this information.
机译:目的-与电路设计的理论最小尺寸相比,布线效率可以估算特定PCB布局的紧凑性。这项工作描述了一种从制造的PCB或相关PCB艺术品的扫描图像中估算现有PCB布局的布线效率的方法。测量和最大化布线效率可以为驱动器提供强大的工具,以最小化PCB的尺寸和成本,因为它可以定量地衡量是否需要包括多个信号层和盲孔(或部分)的昂贵功能。设计/方法/方法-在作为软件工具实施之前,该方法已被证明是一种手动方法。这项工作描述了用于识别走线和过孔的图像处理技术,并描述了如何处理此信息以得出基板利用率统计信息。发现-初步调查表明,走线布线效率随着时间的推移而下降,这表明许多布局超出了必要的布局,或者使用了比单独布线约束所要求的更多的信号层。研究的局限性/意义-这项工作发现,数字逻辑电路比模拟或混合技术电路遵循的趋势更一致。因此,结果更适用于数字领域。实际意义-由于该方法是使用PCB布局的图像实现的,因此它有可能研究无法获得CAD数据的当前和旧应用的路由功能的性能。原创性/价值-如果存在CAD工程图,则可以轻松地从数据中计算出布线效率。然而,据认为从电路图像追溯估计路由效率的方法是唯一的,并且避开了获得对该信息的访问的问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号