首页> 外文期刊>Aerospace and Electronic Systems, IEEE Transactions on >FMER: An Energy-Efficient Error Recovery Methodology for SRAM-Based FPGA Designs
【24h】

FMER: An Energy-Efficient Error Recovery Methodology for SRAM-Based FPGA Designs

机译:FMER:基于SRAM的FPGA设计的节能型错误恢复方法

获取原文
获取原文并翻译 | 示例
       

摘要

This paper introduces frame- and module-based configuration memory error recovery (FMER), that is, a FMER technique targeting triple modular redundant (TMR) designs that are realized on SRAM-based FPGAs. Module-based configuration memory (CM) error recovery (MER) is used to reconfigure on demand the CM of faulty TMR modules, whereas the remaining CM of the device recovers from soft errors with periodic scrubbing. We derive reliability, availability, and power consumption models of TMR designs that incorporate FMER, MER, blind scrubbing, and no recovery at all, and show that FMER is particularly beneficial for missions that require high reliability or availability subject to a low-energy budget.
机译:本文介绍了基于帧和模块的配置存储器错误恢复(FMER),即针对基于SRAM的FPGA实现的三重模块冗余(TMR)设计的FMER技术。基于模块的配置内存(CM)错误恢复(MER)用于按需重新配置有故障的TMR模块的CM,而设备的其余CM通过定期清除从软错误中恢复。我们推导了结合了FMER,MER,盲板擦洗和完全不回收的TMR设计的可靠性,可用性和功耗模型,并表明FMER对于要求高可靠性或可用性,且能源预算低的任务特别有用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号