...
首页> 外文期刊>Acta Applicandae Mathematicae >Bit-Parallel Arithmetic Implementations over Finite Fields GF(2 m ) with Reconfigurable Hardware
【24h】

Bit-Parallel Arithmetic Implementations over Finite Fields GF(2 m ) with Reconfigurable Hardware

机译:具有可重配置硬件的有限域GF(2 m )的位并行算术实现

获取原文
获取原文并翻译 | 示例
           

摘要

Galois (or finite) fields are used in a wide number of technical applications, playing an important role in several areas such as cryptographic schemes and algebraic codes, used in modern digital communication systems. Finite field arithmetic must be fast, due to the increasing performance needed by communication systems, so it might be necessary for the implementation of the modules performing arithmetic over Galois fields on semiconductor integrated circuits. Galois field multiplication is the most costly arithmetic operation and different approaches can be used. In this paper, the fundamentals of Galois fields are reviewed and multiplication of finite-field elements using three different representation bases are considered. These three multipliers have been implemented using a bit-parallel architecture over reconfigurable hardware and experimental results are presented to compare the performance of these multipliers.
机译:Galois(或有限)领域用于各种技术应用中,在现代数字通信系统中使用的诸如加密方案和代数代码等多个领域中发挥着重要作用。由于通信系统需要不断提高的性能,因此有限域算术必须快速进行,因此可能有必要在半导体集成电路上实现在Galois场上执行算术的模块。 Galois字段乘法是最昂贵的算术运算,可以使用不同的方法。本文回顾了伽罗瓦域的基本原理,并考虑了使用三种不同表示形式的有限域元素的乘法。这三个乘法器已在可重配置的硬件上使用位并行架构实现,并提供了实验结果以比较这些乘法器的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号