...
首页> 外文期刊>ACM transactions on reconfigurable technology and systems >Design Assurance Strategy and Toolset for Partially Reconfigurable FPGA Systems
【24h】

Design Assurance Strategy and Toolset for Partially Reconfigurable FPGA Systems

机译:部分可重配置FPGA系统的设计保证策略和工具集

获取原文
获取原文并翻译 | 示例

摘要

The growth of the Reconfigurable Computing (RC) systems community exposes diverse requirements with regard to functionality of Electronic Design Automation (EDA) tools. Low-level design tools are increasingly required for RC bitstream debugging and IP core design assurance, particularly in multiparty Partially Reconfigurable (PR) designs. While tools for low-level analysis of design netlists do exist, there is increasing demand for automated and customisable bitstream analysis tools.rnThis article discusses the need for low-level IP core verification within PR-enabled FPGA systems and reports FDAT (FPGA Design Analysis Tool), a versatile, modular and open tools framework for low-level analysis and verification of FPGA designs. FDAT provides a set of high-level Application Programming Interfaces (APIs) abstracting the Xilinx FPGA fabric, the implemented design (e.g., placed and routed netlist) and the related bitstream. A lightweight graphic front-end allows custom visualisation of the design within the FPGA fabric. The operation of FDAT is governed by "recipe" scripts which support rapid prototyping of the abstract algorithms for system-level design verification. FDAT recipes, being Python scripts, can be ported to embedded FPGA systems, for example, the previously reported Secure Reconfiguration Controller (SeReCon) which enforces an IP core spatial isolation policy in order to provide run-time protection to the PR system.rnThe paper illustrates the application of FDAT for bit-pattern analysis of Virtex-II Pro and Virtex-5 inter-tile routing and verification of the spatial isolation between designs.
机译:可重新配置计算(RC)系统社区的增长暴露了对电子设计自动化(EDA)工具功能的各种要求。 RC比特流调试和IP内核设计保证越来越需要低级设计工具,尤其是在多方部分可重配置(PR)设计中。尽管确实存在用于设计网表的低级分析的工具,但对自动化和可定制的比特流分析工具的需求正在增长。本文讨论了在PR支持的FPGA系统中进行低级IP核验证的需求,并报告了FDAT(FPGA设计分析)工具),一种通用的,模块化的开放式工具框架,用于FPGA设计的低级分析和验证。 FDAT提供了一组高级应用程序编程接口(API),用于抽象化Xilinx FPGA架构,已实现的设计(例如,放置和路由的网表)以及相关的比特流。轻巧的图形前端允许在FPGA架构中自定义设计的可视化。 FDAT的操作由“配方”脚本控制,该脚本支持用于系统级设计验证的抽象算法的快速原型制作。 FDAT配方是Python脚本,可以移植到嵌入式FPGA系统中,例如先前报告的安全重配置控制器(SeReCon),该控制器执行IP核心空间隔离策略,以便为PR系统提供运行时保护。说明了FDAT在Virtex-II Pro和Virtex-5平铺式布线的位模式分析以及设计之间空间隔离的验证中的应用。

著录项

  • 来源
  • 作者单位

    Electrical & Electronic Engineering, National University of Ireland, Galway, Ireland;

    rnElectrical & Electronic Engineering, National University of Ireland, Galway, Ireland;

    rnElectrical & Electronic Engineering, National University of Ireland, Galway, Ireland;

    rnInstitut fur Technik der Informationsverarbeitung (ITIV), Universitaet Karlsruhe (TH), Karlsruhe, Germany Universitat Karlsruhe Institute of Technology (KIT);

    rnInstitut fur Technik der Informationsverarbeitung (ITIV), Universitaet Karlsruhe (TH), Karlsruhe, Germany Universitat Karlsruhe Institute of Technology (KIT);

    rnInstitut fur Technik der Informationsverarbeitung (ITIV), Universitaet Karlsruhe (TH), Karlsruhe, Germany Universitat Karlsruhe Institute of Technology (KIT);

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    FPGA; EDA tools; design assurance; low-level design; bit-stream analysis; reconfigurable computing; partial reconfiguration;

    机译:FPGA;EDA工具;设计保证;低层设计;比特流分析;可重构计算;部分重配置;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号