首页> 美国卫生研究院文献>Frontiers in Neuroscience >A Hardware Implementation of SNN-Based Spatio-Temporal Memory Model
【2h】

A Hardware Implementation of SNN-Based Spatio-Temporal Memory Model

机译:基于SNN的时空记忆模型的硬件实现

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Simulating human brain with hardware has been an attractive project for many years, since memory is one of the fundamental functions of our brains. Several memory models have been proposed up to now in order to unveil how the memory is organized in the brain. In this paper, we adopt spatio-temporal memory (STM) model, in which both associative memory and episodic memory are analyzed and emulated, as the reference of our hardware network architecture. Furthermore, some reasonable adaptations are carried out for the hardware implementation. We finally implement this memory model on FPGA, and additional experiments are performed to fine tune the parameters of our network deployed on FPGA.
机译:多年来,使用硬件模拟人脑一直是一个有吸引力的项目,因为记忆是我们大脑的基本功能之一。迄今为止,已经提出了几种记忆模型,以揭示大脑中记忆的组织方式。本文采用时空记忆(STM)模型,对关联记忆和情节记忆进行分析和仿真,作为我们硬件网络体系结构的参考。此外,针对硬件实施方式进行了一些合理的修改。我们最终在FPGA上实现了这种存储器模型,并进行了额外的实验来微调FPGA上部署的网络参数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号