首页> 美国卫生研究院文献>Nanoscale Research Letters >Device and circuit-level performance of carbon nanotube field-effect transistor with benchmarking against a nano-MOSFET
【2h】

Device and circuit-level performance of carbon nanotube field-effect transistor with benchmarking against a nano-MOSFET

机译:以纳米MOSFET为基准的碳纳米管场效应晶体管的器件和电路级性能

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The performance of a semiconducting carbon nanotube (CNT) is assessed and tabulated for parameters against those of a metal-oxide-semiconductor field-effect transistor (MOSFET). Both CNT and MOSFET models considered agree well with the trends in the available experimental data. The results obtained show that nanotubes can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of both devices such as current drive strength, current on-off ratio (Ion/Ioff), energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. Design rules used for carbon nanotube field-effect transistors (CNTFETs) are compatible with the 45-nm MOSFET technology. The parasitics associated with interconnects are also incorporated in the model. Interconnects can affect the propagation delay in a CNTFET. Smaller length interconnects result in higher cutoff frequency.
机译:相对于金属氧化物半导体场效应晶体管(MOSFET)的参数,对半导体碳纳米管(CNT)的性能进行评估并制成表格。所考虑的CNT和MOSFET模型均与可用实验数据的趋势非常吻合。获得的结果表明,纳米管可以显着降低漏极诱导的势垒降低效应和硅沟道替换中的亚阈值摆幅,同时在较高电流密度下维持较小的沟道面积。给出了两种器件的性能指标,例如电流驱动强度,电流通断比(Ion / Ioff),能量延迟乘积和逻辑门(即NAND和NOR)的功率延迟乘积。用于碳纳米管场效应晶体管(CNTFET)的设计规则与45 nm MOSFET技术兼容。模型中还包含了与互连相关的寄生因素。互连会影响CNTFET中的传播延迟。互连线的长度越短,截止频率越高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号