首页> 美国卫生研究院文献>Sensors (Basel Switzerland) >Real-Time Spaceborne Synthetic Aperture Radar Float-Point Imaging System Using Optimized Mapping Methodology and a Multi-Node Parallel Accelerating Technique
【2h】

Real-Time Spaceborne Synthetic Aperture Radar Float-Point Imaging System Using Optimized Mapping Methodology and a Multi-Node Parallel Accelerating Technique

机译:优化映射方法和多节点并行加速技术的实时星载合成孔径雷达浮点成像系统

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

With the development of satellite load technology and very large-scale integrated (VLSI) circuit technology, on-board real-time synthetic aperture radar (SAR) imaging systems have facilitated rapid response to disasters. A key goal of the on-board SAR imaging system design is to achieve high real-time processing performance under severe size, weight, and power consumption constraints. This paper presents a multi-node prototype system for real-time SAR imaging processing. We decompose the commonly used chirp scaling (CS) SAR imaging algorithm into two parts according to the computing features. The linearization and logic-memory optimum allocation methods are adopted to realize the nonlinear part in a reconfigurable structure, and the two-part bandwidth balance method is used to realize the linear part. Thus, float-point SAR imaging processing can be integrated into a single Field Programmable Gate Array (FPGA) chip instead of relying on distributed technologies. A single-processing node requires 10.6 s and consumes 17 W to focus on 25-km swath width, 5-m resolution stripmap SAR raw data with a granularity of 16,384 × 16,384. The design methodology of the multi-FPGA parallel accelerating system under the real-time principle is introduced. As a proof of concept, a prototype with four processing nodes and one master node is implemented using a Xilinx xc6vlx315t FPGA. The weight and volume of one single machine are 10 kg and 32 cm × 24 cm × 20 cm, respectively, and the power consumption is under 100 W. The real-time performance of the proposed design is demonstrated on Chinese Gaofen-3 stripmap continuous imaging.
机译:随着卫星负载技术和超大规模集成电路(VLSI)电路技术的发展,机载实时合成孔径雷达(SAR)成像系统促进了对灾害的快速响应。机载SAR成像系统设计的关键目标是在严格的尺寸,重量和功耗约束下实现高实时处理性能。本文提出了一种用于实时SAR成像处理的多节点原型系统。根据计算特征,将常用的线性调频缩放(CS)SAR成像算法分解为两部分。采用线性化和逻辑内存优化分配方法实现可重构结构中的非线性部分,采用两部分带宽平衡法实现线性部分。因此,浮点SAR成像处理可以集成到单个现场可编程门阵列(FPGA)芯片中,而不必依赖于分布式技术。单处理节点需要10.6 s,消耗17 W来专注于25 km的条带宽度,粒度为16,384×16,384的5 m分辨率带状图SAR原始数据。介绍了基于实时原理的多FPGA并行加速系统的设计方法。作为概念验证,使用Xilinx xc6vlx315t FPGA实现了具有四个处理节点和一个主节点的原型。一台机器的重量和体积分别为10公斤和32厘米×24厘米×20厘米,功耗不到100瓦。在中国高分3号带状图连续图中演示了该设计的实时性能。成像。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号