首页> 中文期刊> 《半导体学报》 >High-Speed CMOS Sample- and-Hold Amplifier

High-Speed CMOS Sample- and-Hold Amplifier

         

摘要

A newly designed sample-and-hold(S/H) integrated circuit based on the 1.5 micr on N-w ell CMOS technology for 8-bit high-speed analog to digital converter is descri be d. It can realize the 40-MHz sampling rate and 8-bit resolution. The good perf or mance of S/H circuit benefits from the use of a newly designed regulated cascod e operator amplifier, which has a DC gain of 140-dB, unity-gain bandwidth of 407-MHz, phase margin of 53 degree and power consumption of 90mW. It is superi or to the operator amplifier of 60|dB, 107|MHz, 13 degree, and 33mW respective ly, which is used in the similar S/H circuit based on the 0.8 micron technology and designed by Michio Yotsuyanagi.

著录项

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号