首页> 中文期刊>中南大学学报 >Multi-bit soft error tolerable L1 data cache based on characteristic of data value

Multi-bit soft error tolerable L1 data cache based on characteristic of data value

     

摘要

Due to continuous decreasing feature size and increasing device density, on-chip caches have been becoming susceptible to single event upsets, which will result in multi-bit soft errors. The increasing rate of multi-bit errors could result in high risk of data corruption and even application program crashing. Traditionally, L1 D-caches have been protected from soft errors using simple parity to detect errors, and recover errors by reading correct data from L2 cache, which will induce performance penalty. This work proposes to exploit the redundancy based on the characteristic of data values. In the case of a small data value, the replica is stored in the upper half of the word. The replica of a big data value is stored in a dedicated cache line, which will sacrifice some capacity of the data cache. Experiment results show that the reliability of L1 D-cache has been improved by 65% at the cost of 1% in performance.

著录项

  • 来源
    《中南大学学报》|2015年第5期|P.1769-1775|共7页
  • 作者单位

    [1]School of Computer Science, Northwestern Polytechnical University, Xi'an 710072, China;

    [2]Department of Electrical and Computer Engineering, University of Pittsburgh, Pittsburgh, PA 15261, USA;

  • 原文格式 PDF
  • 正文语种 CHI
  • 中图分类
  • 关键词

    ^15F; TP332;

  • 入库时间 2023-07-25 15:45:03

相似文献

  • 中文文献
  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号