首页> 外文学位 >A high-throughput maximum a posteriori probability detector.
【24h】

A high-throughput maximum a posteriori probability detector.

机译:高通量最大后验概率检测器。

获取原文
获取原文并翻译 | 示例

摘要

Areal density in magnetic storage systems has increased exponentially within the last few decades and this trend is predicted to continue. The increase in density adversely results in increased inter-symbol interference (ISI) and reduced signal to noise ratio (SNR). Sophisticated signal processing methods can be utilized to extract the data in such deteriorated signal environments. One method that has shown remarkable performance is iterative or turbo detection. Iterative detection requires soft outputs. Current detectors in magnetic devices use less computationally-intensive algorithms such as the Viterbi algorithm. Unfortunately, such algorithms generate hard outputs, which constrain the receiver to non-iterative processing.;Algorithms such as soft-output Viterbi algorithm (SOVA) have been considered for iterative detection, but SOVA is a suboptimal algorithm in terms of bit error rate (BER) performance. In contrast, maximum a posteriori probability (MAP) detection based algorithms offer optimal BER performance. A MAP detector concatenated with a low-density parity-check (LDPC) code decoder is seen as a strong candidate for future high-density magnetic storage systems. However, due to high computational complexity, there has been a dearth of VLSI implementations for MAP detectors that target high-speed applications.;This thesis work presents the design, implementation, and experimental verification of a MAP detector that can perform at very high throughputs. The implementation benefits from optimizations performed at several levels of system design. We chose to implement a forward-only algorithm that has several advantages over the traditional MAP algorithm. We propose a high throughput architecture for this detector. The high throughput is achieved by simplifying the throughput bottleneck at algorithm level with minimal effect on BER performance. More over we leverage techniques to increase throughput at the circuit level. Several test prototype chips were fabricated in 0.13mum CMOS and were experimentally verified. We present the hardware performance metrics of these chips in terms of power, throughput and area.;The second part of this thesis concentrates on architectures for LDPC decoders. We propose a bit-node centric serial architecture for these codes. This architecture in generic stand-alone mode significantly reduces the memory requirement compared to other serial architectures. We propose a modification for this architecture targeted for LDPC decoders in iterative detectors. This further reduces the memory requirement and associated with less latency.
机译:在过去的几十年中,磁存储系统中的地域密度呈指数增长,并且这种趋势预计还将持续。密度的增加不利地导致符号间干扰(ISI)的增加和信噪比(SNR)的降低。复杂的信号处理方法可用于在这种恶化的信号环境中提取数据。一种表现出卓越性能的方法是迭代或涡轮检测。迭代检测需要软输出。磁性设备中的电流检测器使用较少的计算密集型算法,例如维特比算法。不幸的是,这样的算法会产生硬输出,从而使接收者不得不进行非迭代处理。;诸如软输出维特比算法(SOVA)之类的算法已被考虑用于迭代检测,但是就比特误码率而言,SOVA是次优算法( BER)性能。相反,基于最大后验概率(MAP)检测的算法可提供最佳BER性能。与低密度奇偶校验(LDPC)码解码器连接的MAP检测器被视为未来高密度磁存储系统的强大候选者。然而,由于计算复杂性高,针对高速应用的MAP检测器的VLSI实现缺乏。本论文的工作是提出了一种可在非常高的吞吐量下运行的MAP检测器的设计,实现和实验验证。 。该实施得益于在几个系统设计级别上执行的优化。我们选择实现仅转发算法,该算法具有比传统MAP算法更多的优势。我们为此检测器提出了一种高通量架构。通过简化算法级别的吞吐量瓶颈,并且对BER性能的影响最小,可以实现高吞吐量。此外,我们利用技术来提高电路级的吞吐量。在0.13μmCMOS中制造了几个测试原型芯片,并进行了实验验证。我们从功率,吞吐量和面积方面介绍了这些芯片的硬件性能指标。本文的第二部分集中讨论LDPC解码器的体系结构。我们为这些代码提出了一个以位节点为中心的串行架构。与其他串行体系结构相比,这种通用独立模式的体系结构显着降低了内存需求。我们针对迭代检测器中针对LDPC解码器的此体系结构提出了一种修改。这进一步减少了内存需求,并减少了等待时间。

著录项

  • 作者

    Ratnayake, Ruwan N.S.;

  • 作者单位

    Harvard University.;

  • 授予单位 Harvard University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2008
  • 页码 140 p.
  • 总页数 140
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号