首页> 外文学位 >Measurement and analysis of single event induced crosstalk in nanoscale CMOS technologies.
【24h】

Measurement and analysis of single event induced crosstalk in nanoscale CMOS technologies.

机译:纳米级CMOS技术中单事件引起的串扰的测量和分析。

获取原文
获取原文并翻译 | 示例

摘要

The constant race for increasing the chip density in semiconductor integrated circuits has not only decreased the minimum device feature size but also the minimum amount of charge required to represent a HIGH node voltage. In the radiation domain, this translates into reduced charge requirements for generating a Single-Event Transient (SET) and the resulting Single-Event Upset (SEU). Most of the hardening techniques to combat these effects have focused on the propagation of SET pulses through logic gates, without regard to interconnects between them.;In these nanoscale technologies, scaling and closely packed interconnects magnify crosstalk effects causing a SET pulse to affect multiple logic paths instead of the single hit path. Such events increase the vulnerable area and the SET susceptibility of complementary metal-oxide-semiconductor (CMOS) circuits. This research analyses factors affecting the crosstalk pulse due to a SE in digital logic circuits for sub-100 nm technologies.;Specifically, the threefold objective of this research has been achieved: (i) the factors that exacerbate SE induced coupling identified using simulations and modeling (ii) a sample circuit designed, fabricated and tested to provide the first ever experimental measurement of SE induced interconnect crosstalk; and (iii) design margins and mitigation techniques to contain this effect provided. Simulation and Laser absorption experimental results obtained substantiate that the effects of Single Event (SE) induced crosstalk depend greatly on (i) the dV/dt of the aggressor pulse voltage, (ii) the interconnect length (coupling capacitance) and (iii) the driving strengths of devices connected to the aggressor and victim lines. This work has presented to the radiation effects community a new phenomenon that is gaining significance with scaling technologies and the use of commercial foundries to fabricate parts for space. As the semiconductor industry keeps up with the scaling trend of increased chip density and interconnect routing complexity, SE induced crosstalk effects are inevitable. Judicious design and layout planning using analyses performed in this dissertation can help mitigate or contain this effect.
机译:在半导体集成电路中,不断增加芯片密度的竞赛不仅减小了最小器件特征尺寸,而且减小了代表高节点电压所需的最小电荷量。在辐射领域,这可以降低产生单事件瞬态(SET)和产生的单事件翻转(SEU)的电荷需求。应对这些影响的大多数强化技术都集中在SET脉冲通过逻辑门的传播上,而不考虑它们之间的互连。在这些纳米级技术中,缩放和紧密堆积的互连会放大串扰效应,从而导致SET脉冲影响多个逻辑。路径,而不是单个匹配路径。这样的事件会增加互补金属氧化物半导体(CMOS)电路的脆弱区域和SET敏感性。这项研究分析了100纳米以下技术在数字逻辑电路中由于SE产生的影响串扰脉冲的因素;具体来说,该研究的三重目标已经实现:(i)通过仿真确定的加剧SE感应耦合的因素以及建模(ii)设计,制造和测试示例电路,以提供有史以来对SE引起的互连串扰的首次实验测量; (iii)设计余量和缓解技术以遏制所提供的这种影响。获得的仿真和激光吸收实验结果证实,单事件(SE)引起的串扰的影响很大程度上取决于(i)攻击者脉冲电压的dV / dt,(ii)互连长度(耦合电容)和(iii)连接到攻击者和受害者线路的设备的驱动强度。这项工作向辐射效应界提出了一种新现象,这种现象随着缩放技术和使用商业铸造厂制造太空零件而变得越来越重要。随着半导体行业紧跟芯片密度增加和互连布线复杂性不断扩大的趋势,SE引起的串扰效应不可避免。运用本文进行的分析来进行明智的设计和布局规划可以减轻或抑制这种影响。

著录项

  • 作者

    Balasubramanian, Anupama.;

  • 作者单位

    Vanderbilt University.;

  • 授予单位 Vanderbilt University.;
  • 学科 Engineering Electronics and Electrical.;Chemistry Radiation.
  • 学位 Ph.D.
  • 年度 2008
  • 页码 262 p.
  • 总页数 262
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号