首页> 外文学位 >Improved algorithms and hardware designs for division by convergence.
【24h】

Improved algorithms and hardware designs for division by convergence.

机译:改进的算法和硬件设计,可用于收敛。

获取原文
获取原文并翻译 | 示例

摘要

This dissertation focuses on improving the division-by-convergence algorithm. While the division by convergence algorithm has many advantages, it has some drawbacks, such as a need for extra bits in the multiplier and a large ROM table for the initial approximation. To mitigate these problems, two new methods are proposed here. In addition, the research scope is extended to seek an efficient architecture for implementing a divider with Quantum-dot Cellular Automata (QCA), an emerging technology.;For the first proposed approach, a new rounding method to reduce the required precision of the multiplier for division by convergence is presented. It allows twice the error tolerance of conventional methods and inclusive error bounds. The proposed method further reduces the required precision of the multiplier by considering the asymmetric error bounds of Goldschmidt dividers.;The second proposed approach is a method to increase the speed of convergence for Goldschmidt division using simple logic circuits. The proposed method achieves nearly cubic convergence. It reduces the logic complexity and delay by using an approximate squarer with a simple logic implementation and a redundant binary Booth recoder.;Finally, a new architecture for division-by-convergence in QCA is proposed. State machines for QCA often have synchronization problems due to the long wire delays. To resolve this problem, a data tag method is proposed. It also increases the throughput significantly since multiple division computations can be performed in a time skewed manner using one iterative divider.
机译:本文的重点是改进除法算法。尽管按收敛算法除法有许多优点,但它也有一些缺点,例如在乘法器中需要额外的位,以及用于初始近似的大ROM表。为了减轻这些问题,这里提出了两种新方法。此外,研究范围已扩展到寻求一种有效的体系结构,以利用新兴技术量子点元胞自动机(QCA)来实现除法器。对于第一个提出的方法,一种新的舍入方法降低了乘法器所需的精度。提出了通过收敛划分的方法。它的容错能力是传统方法的两倍,并且包含误差范围。通过考虑Goldschmidt除法器的不对称误差范围,该方法进一步降低了乘法器所需的精度。第二种方法是使用简单逻辑电路提高Goldschmidt除法的收敛速度的方法。所提出的方法实现了近三次收敛。它通过使用具有简单逻辑实现的近似平方器和冗余二进制Booth编码器来降低逻辑复杂度和延迟。最后,提出了一种新的QCA逐级收敛架构。由于长时间的布线延迟,用于QCA的状态机通常会出现同步问题。为了解决这个问题,提出了一种数据标签方法。由于可以使用一个迭代除法器以时间偏斜的方式执行多次除法运算,因此它也显着提高了吞吐量。

著录项

  • 作者

    Kong, Inwook.;

  • 作者单位

    The University of Texas at Austin.;

  • 授予单位 The University of Texas at Austin.;
  • 学科 Engineering Computer.;Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2009
  • 页码 119 p.
  • 总页数 119
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号