首页> 外文学位 >On-chip resonance in nanoscale integrated circuits.
【24h】

On-chip resonance in nanoscale integrated circuits.

机译:纳米级集成电路中的片上谐振。

获取原文
获取原文并翻译 | 示例

摘要

Relentless scaling of integrated circuits has resulted in significant performance improvements. Although active devices mostly benefit from scaling, passive interconnect networks have degraded in performance with scaling. Interconnect parasitic effects therefore must be considered throughout the design process. Furthermore, novel and innovative design methodologies for interconnect networks are required to maintain high performance in these highly complex integrated circuits.;The focus of this thesis is on three important interconnect networks: clock, data, and power generation and distribution networks. Design and analysis methodologies to improve the performance of these networks have been developed. Specifically, the following three topics have been addressed in this thesis.;Exploiting resonance for distributing high frequency clock signals is a promising technology to reduce power dissipation, clock skew, and jitter. A comprehensive methodology for designing these resonant networks has been developed. A case study of a 5 GHz clock signal within a resonant H-tree network has been demonstrated in a 180 nm CMOS technology, resulting in a substantial 84% reduction in power consumption as compared to a traditional H-tree network.;On-chip resonance has also been used to design a novel data distribution network. By eliminating the need for traditional buffer insertion, a significant reduction in power and latency has been observed. A methodology for designing these networks has been developed. A case study of a 5 Gbps data signal distributed within a 5 mm long interconnect has been vii demonstrated, exhibiting 90% and 40% improvements in power consumption and latency, respectively, as compared to repeater insertion and several different exotic techniques.;A distributed rectifier for a buck converter implemented in three-dimensional (3-D) technology has also been developed. The proposed rectifier eliminates the need for a traditional LC filter, enabling the on-chip integration of DC-DC converters. A test circuit of the distributed rectifier has been designed for manufacture in the MIT Lincoln Laboratories 150 nm CMOS technology. Additionally, an on-chip hybrid buck converter based on switching and linear DC-DC converters has been developed, demonstrating superior efficiency and conversion range as compared to conventional buck converters.;The development of these novel design methodologies will compensate for the detrimental effects of scaling on interconnect networks. High performance operation of highly complex integrated circuits has been demonstrated to be feasible. A combination of novel design methodologies, materials, and integration technologies, is required for future nanometer integrated circuits.
机译:无休止地缩放集成电路已导致性能显着提高。尽管有源设备大多受益于扩展,但无源互连网络的性能却随着扩展而降低。因此,在整个设计过程中必须考虑互连寄生效应。此外,还需要用于互连网络的新颖创新的设计方法,以在这些高度复杂的集成电路中保持高性能。已经开发出改善这些网络性能的设计和分析方法。具体来说,本文解决了以下三个主题:利用共振来分配高频时钟信号是减少功耗,时钟偏斜和抖动的有前途的技术。已经开发出用于设计这些谐振网络的综合方法。在180 nm CMOS技术中已经证明了在谐振H树网络中5 GHz时钟信号的案例研究,与传统的H树网络相比,功耗降低了84%。共振也已被用来设计新颖的数据分配网络。通过消除对传统缓冲区插入的需求,可以观察到功耗和等待时间的显着减少。已经开发出用于设计这些网络的方法。 vii演示了在5 mm长的互连中分布的5 Gbps数据信号的案例研究,与中继器插入和几种不同的外来技术相比,功耗和延迟分别提高了90%和40%。还已经开发了以三维(3-D)技术实现的降压转换器的整流器。提出的整流器消除了对传统LC滤波器的需求,从而实现了DC-DC转换器的片上集成。分布式整流器的测试电路已设计用于MIT林肯实验室150 nm CMOS技术。此外,还开发了基于开关和线性DC-DC转换器的片上混合buck转换器,与传统的buck转换器相比,具有更高的效率和转换范围;这些新颖的设计方法的发展将弥补CMOS的不利影响。在互连网络上扩展。已经证明,高度复杂的集成电路的高性能操作是可行的。未来的纳米集成电路需要新颖的设计方法,材料和集成技术的结合。

著录项

  • 作者

    Rosenfeld, Jonathan.;

  • 作者单位

    University of Rochester.;

  • 授予单位 University of Rochester.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2009
  • 页码 307 p.
  • 总页数 307
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号