首页> 外文学位 >Radiation Hardened by Design Methodologies for Soft-Error Mitigated Digital Architectures
【24h】

Radiation Hardened by Design Methodologies for Soft-Error Mitigated Digital Architectures

机译:采用设计方法增强辐射的软错误缓解数字体系结构

获取原文
获取原文并翻译 | 示例

摘要

Digital architectures for data encryption, processing, clock synthesis, data transfer, etc. are susceptible to radiation induced soft errors due to charge collection in complementary metal oxide semiconductor (CMOS) integrated circuits (ICs). Radiation hardening by design (RHBD) techniques such as double modular redundancy (DMR) and triple modular redundancy (TMR) are used for error detection and correction respectively in such architectures. Multiple node charge collection (MNCC) causes domain crossing errors (DCE) which can render the redundancy ineffectual. This dissertation describes techniques to ensure DCE mitigation with statistical confidence for various designs. Both sequential and combinatorial logic are separated using these custom and computer aided design (CAD) methodologies.;Radiation vulnerability and design overhead are studied on VLSI sub-systems including an advanced encryption standard (AES) which is DCE mitigated using module level coarse separation on a 90-nm process with 99.999% DCE mitigation. A radiation hardened microprocessor (HERMES2) is implemented in both 90-nm and 55-nm technologies with an interleaved separation methodology with 99.99% DCE mitigation while achieving 4.9% increased cell density, 28.5 % reduced routing and 5.6% reduced power dissipation over the module fences implementation. A DMR register-file (RF) is implemented in 55 nm process and used in the HERMES2 microprocessor. The RF array custom design and the decoders APR designed are explored with a focus on design cycle time. Quality of results (QOR) is studied from power, performance, area and reliability (PPAR) perspective to ascertain the improvement over other design techniques.;A radiation hardened all-digital multiplying pulsed digital delay line (DDL) is designed for double data rate (DDR2/3) applications for data eye centering during high speed off-chip data transfer. The effect of noise, radiation particle strikes and statistical variation on the designed DDL are studied in detail. The design achieves the best in class 22.4 ps peak-to-peak jitter, 100-850 MHz range at 14 pJ/cycle energy consumption. Vulnerability of the non-hardened design is characterized and portions of the redundant DDL are separated in custom and auto-place and route (APR). Thus, a range of designs for mission critical applications are implemented using methodologies proposed in this work and their potential PPAR benefits explored in detail.
机译:由于互补金属氧化物半导体(CMOS)集成电路(IC)中的电荷收集,用于数据加密,处理,时钟合成,数据传输等的数字体系结构容易受到辐射引起的软错误的影响。诸如双模块冗余(DMR)和三模块冗余(TMR)之类的设计辐射加固(RHBD)技术分别在此类体系结构中用于错误检测和纠正。多节点电荷收集(MNCC)会导致域交叉错误(DCE),从而使冗余无效。本文介绍了各种设计中确保统计可信度缓解DCE的技术。使用这些自定义和计算机辅助设计(CAD)方法将顺序逻辑和组合逻辑分开。在包括高级加密标准(AES)的VLSI子系统上研究了辐射漏洞和设计开销,该问题通过使用模块级粗略分离来缓解DCE具有90.999%DCE缓解的90纳米工艺。辐射硬化微处理器(HERMES2)在90纳米和55纳米技术中均采用交错式分离方法实现,缓解了99.99%的DCE,同时实现了4.9%的单元密度增加,28.5%的布线减少以及5.6%的模块功耗降低围栏实施。 DMR寄存器文件(RF)以55 nm工艺实现,并在HERMES2微处理器中使用。探索射频阵列定制设计和设计的解码器APR,并将重点放在设计周期上。从功率,性能,面积和可靠性(PPAR)角度研究了结果质量(QOR),以确定对其他设计技术的改进。;设计了辐射硬化全数字倍增脉冲数字延迟线(DDL),以实现双倍数据速率(DDR2 / 3)应用程序在高速片外数据传输期间实现数据眼居中。详细研究了噪声,辐射粒子撞击和统计变化对设计的DDL的影响。该设计以14pJ /周的能耗实现了22.4 ps的最佳峰峰值抖动,100-850 MHz的范围。对未经加固的设计的脆弱性进行了表征,并在自定义和自动布局布线(APR)中分离了冗余DDL的各个部分。因此,使用这项工作中提出的方法实施了用于关键任务应用程序的一系列设计,并详细探讨了其潜在的PPAR优势。

著录项

  • 作者单位

    Arizona State University.;

  • 授予单位 Arizona State University.;
  • 学科 Electrical engineering.;Aerospace engineering.;Computer engineering.
  • 学位 Ph.D.
  • 年度 2017
  • 页码 222 p.
  • 总页数 222
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号