首页> 外文学位 >Signal processing techniques and applications.
【24h】

Signal processing techniques and applications.

机译:信号处理技术和应用。

获取原文
获取原文并翻译 | 示例

摘要

As the technologies scaling down, more transistors can be fabricated into the same area, which enables the integration of many components into the same substrate, referred to as system-on-chip (SoC). The components on SoC are connected by on-chip global interconnects. It has been shown in the recent International Technology Roadmap of Semiconductors (ITRS) that when scaling down, gate delay decreases, but global interconnect delay increases due to crosstalk. The interconnect delay has become a bottleneck of the overall system performance. Many techniques have been proposed to address crosstalk, such as shielding, buffer insertion, and crosstalk avoidance codes (CACs). The CAC is a promising technique due to its good crosstalk reduction, less power consumption and lower area. In this dissertation, I will present analytical delay models for on-chip interconnects with improved accuracy. This enables us to have a more accurate control of delays for transition patterns and lead to a more efficient CAC, whose worst-case delay is 30-40% smaller than the best of previously proposed CACs. As the clock frequency approaches multi-gigahertz, the parasitic inductance of on-chip interconnects has become significant and its detrimental effects, including increased delay, voltage overshoots and undershoots, and increased crosstalk noise, cannot be ignored. We introduce new CACs to address both capacitive and inductive couplings simultaneously.;Quantum computers are more powerful in solving some NP problems than the classical computers. However, quantum computers suffer greatly from unwanted interactions with environment. Quantum error correction codes (QECCs) are needed to protect quantum information against noise and decoherence. Given their good error-correcting performance, it is desirable to adapt existing iterative decoding algorithms of LDPC codes to obtain LDPC-based QECCs. Several QECCs based on nonbinary LDPC codes have been proposed with a much better error-correcting performance than existing quantum codes over a qubit channel. In this dissertation, I will present stabilizer codes based on nonbinary QC-LDPC codes for qubit channels. The results will confirm the observation that QECCs based on nonbinary LDPC codes appear to achieve better performance than QECCs based on binary LDPC codes.;As the technologies scaling down further to nanoscale, CMOS devices suffer greatly from the quantum mechanical effects. Some emerging nano devices, such as resonant tunneling diodes (RTDs), quantum cellular automata (QCA), and single electron transistors (SETs), have no such issues and are promising candidates to replace the traditional CMOS devices. Threshold gate, which can implement complex Boolean functions within a single gate, can be easily realized with these devices. Several applications dealing with real-valued signals have already been realized using nanotechnology based threshold gates. Unfortunately, the applications using finite fields, such as error correcting coding and cryptography, have not been realized using nanotechnology. The main obstacle is that they require a great number of exclusive-ORs (XORs), which cannot be realized in a single threshold gate. Besides, the fan-in of a threshold gate in RTD nanotechnology needs to be bounded for both reliability and performance purpose. In this dissertation, I will present a majority-class threshold architecture of XORs with bounded fan-in, and compare it with a Boolean-class architecture. I will show an application of the proposed XORs for the finite field multiplications. The analysis results will show that the majority class outperforms the Boolean class architectures in terms of hardware complexity and latency. I will also introduce a sort-and-search algorithm, which can be used for implementations of any symmetric functions. Since XOR is a special symmetric function, it can be implemented via the sort-and-search algorithm. To leverage the power of multi-input threshold functions, I generalize the previously proposed sort-and-search algorithm from a fan-in of two to arbitrary fan-ins, and propose an architecture of multi-input XORs with bounded fan-ins.
机译:随着技术的缩减,可以在同一区域内制造更多的晶体管,这使得许多组件可以集成到同一衬底上,称为片上系统(SoC)。 SoC上的组件通过片上全局互连进行连接。在最近的《国际半导体技术路线图》(ITRS)中已显示出,按比例缩小时,栅极延迟会减小,但由于串扰会导致全局互连延迟增加。互连延迟已成为整个系统性能的瓶颈。已经提出了许多技术来解决串扰,例如屏蔽,缓冲器插入和串扰避免码(CAC)。由于具有良好的降低串扰,降低功耗和减小面积的优点,CAC是一种很有前途的技术。在本文中,我将提出具有更高精度的片上互连的分析延迟模型。这使我们能够更精确地控制过渡模式的延迟,并导致更有效的CAC,其最坏情况下的延迟比以前提出的最佳CAC小30-40%。随着时钟频率接近几兆赫兹,片上互连的寄生电感变得越来越重要,其不利影响(包括增加的延迟,电压过冲和下冲以及增加的串扰噪声)不容忽视。我们引入了新的CAC来同时解决电容性和电感性耦合。; Quantum计算机在解决某些NP问题方面比传统计算机更强大。但是,量子计算机遭受了与环境的有害交互作用而遭受的极大折磨。需要量子纠错码(QECC)来保护量子信息免受噪声和退相干的影响。鉴于其良好的纠错性能,期望使现有的LDPC码迭代解码算法适应以获得基于LDPC的QECC。已经提出了几种基于非二进制LDPC码的QECC,其纠错性能比现有的量子比特信道上的量子码好得多。在本文中,我将基于非二进制QC-LDPC码给出用于量子比特信道的稳定器码。结果将证实以下观察结果:基于非二进制LDPC码的QECC似乎比基于二进制LDPC码的QECC具有更好的性能。随着技术进一步缩小到纳米级,CMOS器件受到量子力学效应的极大困扰。一些新兴的纳米器件,例如谐振隧穿二极管(RTD),量子胞自动机(QCA)和单电子晶体管(SET),都没有此类问题,因此有望替代传统CMOS器件。这些设备可以轻松实现阈值门,该门可以在单个门内实现复杂的布尔函数。使用基于纳米技术的阈值门已经实现了处理实值信号的几种应用。不幸的是,使用有限技术的应用,例如纠错编码和密码学,还没有使用纳米技术实现。主要的障碍是它们需要大量的异或(XOR),而这是无法在单个阈值门中实现的。此外,RTD纳米技术中的门限扇入需要限制可靠性和性能。在本文中,我将介绍具有扇入式扇入的XOR的多数级阈值体系结构,并将其与布尔级体系结构进行比较。我将展示拟议的XOR在有限域乘法中的应用。分析结果将表明,大多数类在硬件复杂性和延迟方面都优于布尔类体系结构。我还将介绍一种排序搜索算法,该算法可用于任何对称函数的实现。由于XOR是一种特殊的对称函数,因此可以通过分类搜索算法来实现。为了利用多输入阈值功能的强大功能,我将先前提出的排序搜索算法从两个扇入引入到任意扇入,并提出了带有扇入的多输入XOR的体系结构。

著录项

  • 作者

    Shi, Feng.;

  • 作者单位

    Lehigh University.;

  • 授予单位 Lehigh University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2015
  • 页码 231 p.
  • 总页数 231
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号