首页> 外文学位 >Physical design of area-array integrated circuits.
【24h】

Physical design of area-array integrated circuits.

机译:面阵集成电路的物理设计。

获取原文
获取原文并翻译 | 示例

摘要

The continuing drive towards more complex integrated circuits (ICs) having lower cost, more inputs or outputs (I/Os), greater operating speed, increased function per chip, and smaller device geometries has pushed the connection requirements beyond the capability of the traditional perimeter-lead IC package. Due to these factors, flip-chip die attach processes have been developed to support pad-limited IC designs, allowing semiconductor designers to take advantage of this technology to place pad sites in an array on the surface of the die, rather than just around the perimeter. In this dissertation, a new framework for designing an area-array IC has been developed and implemented. The I/O circuitry/buffer and the pad are separated so that the buffer can be placed anywhere in the layout. In the input data preparation stage, the hierarchy of the logic design is flattened and the necessary information is extracted from the layout and imported to the pad generation tool. The Pad generation tool operates in three stages. The first stage is a placement of the possible area-array pads on the top metal layer of the design which may contain some prerouted wires and keepout areas. The second stage is the assignment of I/O ports to their closest pads using a bipartite weighted matching algorithm. The third stage physically connects together the I/O ports to the closest pads using a modified maze router based on A
机译:不断追求更低成本,更多输入或输出(I / O),更高的工作速度,每个芯片的功能增加以及更小的设备几何形状的更复杂的集成电路(IC),这已使连接要求超出了传统外围设备的能力引线IC封装。由于这些因素,已开发出倒装芯片管芯连接工艺来支持受焊盘限制的IC设计,从而使半导体设计人员可以利用该技术将焊盘位置以阵列的形式放置在管芯表面上,而不是仅仅围绕芯片表面。周长。本文开发并实现了一种新的区域阵列集成电路设计框架。 I / O电路/缓冲区和焊盘是分开的,因此缓冲区可以放置在布局中的任何位置。在输入数据准备阶段,将逻辑设计的层次结构展平,并从布局中提取必要的信息,并将其导入到焊盘生成工具中。 Pad生成工具分三个阶段运行。第一阶段是在设计的顶部金属层上放置可能的区域阵列焊盘,其中可能包含一些预先布线的导线和保留区域。第二阶段是使用双向加权匹配算法将I / O端口分配给它们最近的焊盘。第三阶段使用基于A的改良型迷宫路由器将I / O端口物理连接到最接近的焊盘

著录项

  • 作者

    Tan, Chandra.;

  • 作者单位

    The University of Tennessee.;

  • 授予单位 The University of Tennessee.;
  • 学科 Engineering Electronics and Electrical.;Computer Science.
  • 学位 Ph.D.
  • 年度 1997
  • 页码 113 p.
  • 总页数 113
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号