首页> 外国专利> A method for implementing physical design for dynamically reconfigurable logic circuits.

A method for implementing physical design for dynamically reconfigurable logic circuits.

机译:一种用于为动态可重构逻辑电路实现物理设计的方法。

摘要

A method for implementing the physical design for a dynamically reconfigurable logic circuit. The method is carried out using software that forms a physical design flow to take a design specification from a schematic or high-level description language (HDL) through to FPGA configuration bitstream files.The method involves reading a design netlist that was entered, the design netlist including a set of static macros and a set of reconfigurable macro contexts. Then, each of the reconfigurable macros are compiled and an initial device context is placed and routed. The device context is updated by arbitrarily selecting a context for each reconfigurable macro, placing and routing the updated device context and repeating the steps of updating, placing and routing until all of the reconfigurable macro contexts have been placed and routed. Then, after the compilation process is complete, full, partial, and incremental bitstream files are generated.
机译:一种用于为动态可重构逻辑电路实现物理设计的方法。该方法是使用形成物理设计流程的软件执行的,以从原理图或高级描述语言(HDL)到FPGA配置位流文件获取设计规范,该方法涉及读取输入的设计网表,即设计网表,包括一组静态宏和一组可重新配置的宏上下文。然后,编译每个可重新配置的宏,并放置和路由初始设备上下文。通过为每个可重新配置的宏任意选择一个上下文,放置和路由更新的设备上下文并重复更新,放置和路由的步骤,直到所有可重新配置的宏上下文都已放置并路由,设备上下文得以更新。然后,在编译过程完成之后,将生成完整,部分和增量比特流文件。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号