首页> 外文学位 >Design techniques for high-performance current-steering digital-to-analog converters.
【24h】

Design techniques for high-performance current-steering digital-to-analog converters.

机译:高性能电流控制数模转换器的设计技术。

获取原文
获取原文并翻译 | 示例

摘要

Digital-to-Analog Converter (DAC) is a crucial building block limiting the accuracy and speed of many signal processing and telecommunication systems. To achieve high speed and high resolution, the current-steering architecture is almost exclusively used. Three important issues for current-steering DAC design are addressed in this dissertation. In a current-steering DAC design, it is essential that a designer determine the minimum required current source accuracy to overcome random current mismatch and achieve high linearity with guaranteed yield. Simple formulas are derived that clearly exhibit the relationship between the standard deviation of unit current sources, the bits of resolution, the INL/DNL, and the soft yield of DAC arrays. It is shown that these formulas are very effective for optimizing the DAC segmentation so as to achieve high performance and high yield with minimal area and power consumption. To overcome random mismatch effects without any trimming, the current source array of a high-accuracy DAC is usually rather large, causing the gradient errors in these arrays to become significant. How gradient errors affect the DAC linearity and how to compensate for them through switching sequence optimization is analyzed in the second part of this dissertation. To overcome technology barriers, relax the requirements on layout and reduce the sensitivities of DACs to process, temperature and aging, calibration is emerging as an attractive solution for the next-generation high-performance DACs, especially as process feature size keeps shrinking and supply voltage is reduced correspondingly. A new foreground calibration technique suitable for low-voltage environment is presented in the third part of this dissertation. It can effectively compensate for current source mismatches, and achieve high linearity with small die size and low power consumption. The dynamic performance of the DAC is also improved due to the dramatic reduction of parasitic effects. To demonstrate this technique, a 14-bit prototype was designed and fabricated in a 0.13u digital CMOS process. It is the first 14-bit CMOS DAC ever reported that operates with a single 1.5V power supply, occupies an active area less than 0.1mm2, and requires only 16.7mW at 100MHz sampling rate, but still maintains state-of-art linearity and speed.
机译:数模转换器(DAC)是限制许多信号处理和电信系统的准确性和速度的重要组成部分。为了实现高速和高分辨率,几乎只使用了电流导向架构。本文探讨了电流控制DAC设计的三个重要问题。在电流控制DAC设计中,至关重要的是,设计人员确定所需的最小电流源精度,以克服随机电流失配并在保证良率的情况下实现高线性度。得出了简单的公式,清楚地显示了单位电流源的标准偏差,分辨率的位数,INL / DNL和DAC阵列的软成品率之间的关系。结果表明,这些公式对于优化DAC分段非常有效,从而以最小的面积和功耗实现了高性能和高良率。为了克服随机失配效应而不进行任何修整,高精度DAC的电流源阵列通常很大,导致这些阵列中的梯度误差变得很明显。本文的第二部分分析了梯度误差如何影响DAC线性度以及如何通过开关序列优化来补偿它们。为克服技术障碍,放宽布局要求并降低DAC对工艺,温度和老化的敏感性,校准已成为下一代高性能DAC的有吸引力的解决方案,尤其是在工艺特征尺寸不断缩小和电源电压降低的情况下相应减少。本文的第三部分介绍了一种适用于低压环境的新型前景校准技术。它可以有效地补偿电流源不匹配,并以小晶粒尺寸和低功耗实现高线性度。由于寄生效应的显着降低,DAC的动态性能也得到了改善。为了演示该技术,在0.13u数字CMOS工艺中设计并制造了14位原型。这是有史以来第一个使用单个1.5V电源工作的14位CMOS DAC,其有效面积小于0.1mm 2 ,在100MHz采样率下仅需要16.7mW,但仍然保持最新的线性度和速度。

著录项

  • 作者

    Cong, Yonghua.;

  • 作者单位

    Iowa State University.;

  • 授予单位 Iowa State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2002
  • 页码 128 p.
  • 总页数 128
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术 ;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号