首页> 外文学位 >Frequency synthesizers and oscillator architectures based on multi-order harmonic generation.
【24h】

Frequency synthesizers and oscillator architectures based on multi-order harmonic generation.

机译:基于多阶谐波生成的频率合成器和振荡器架构。

获取原文
获取原文并翻译 | 示例

摘要

Frequency synthesizers are essential components for modern wireless and wireline communication systems as they provide the local oscillator signal required to transmit and receive data at very high rates. They are also vital for computing devices and microcontrollers as they generate the clocks required to run all the digital circuitry responsible for the high speed computations. Data rates and clocking speeds are continuously increasing to accommodate for the ever growing demand on data and computational power. This places stringent requirements on the performance metrics of frequency synthesizers. They are required to run at higher speeds, cover a wide range of frequencies, provide a low jitter/phase noise output and consume minimum power and area. In this work, we present new techniques and architectures for implementing high speed frequency synthesizers which fulfill the aforementioned requirements.;We propose a new architecture and design approach for the realization of wideband millimeter-wave frequency synthesizers. This architecture uses two-step multi-order harmonic generation of a low frequency phase-locked signal to generate wideband mm-wave frequencies. A prototype of the proposed system is designed and fabricated in 90nm Complementary Metal Oxide Semiconductor (CMOS) technology. Measurement results demonstrated that a very wide tuning range of 5 to 32 GHz can be achieved, which is costly to implement using conventional techniques. Moreover the power consumption per octave resembles that of state-of-the art reports.;Next, we propose the N-Push cyclic coupled ring oscillator (CCRO) architecture to implement two high performance oscillators: (1) a wideband N-Push/M-Push CCRO operating from 3.16--12.8GHz implemented by two harmonic generation operations using the availability of different phases from the CCRO, and (2) a 13--25GHz millimeter-wave N-Push CCRO with a low phase noise performance of -118dBc/Hz at 10MHz. The proposed oscillators achieve low phase noise with higher FOM than state of the art work.;Finally, we present some improvement techniques applied to the performance of phase locked loops (PLLs). We present an adaptive low pass filtering technique which can reduce the reference spur of integer-N charge-pump based PLLs by around 20dB while maintaining the settling time of the original PLL. Another PLL is presented, which features very low power consumption targeting the Medical Implantable Communication Standard. It operates at 402--405 MHz while consuming 600microW from a 1V supply.
机译:频率合成器是现代无线和有线通信系统必不可少的组件,因为它们提供了以很高的速率发送和接收数据所需的本地振荡器信号。它们对于计算设备和微控制器也至关重要,因为它们生成运行负责高速计算的所有数字电路所需的时钟。数据速率和时钟速度不断提高,以适应对数据和计算能力不断增长的需求。这对频率合成器的性能指标提出了严格的要求。它们要求以更高的速度运行,涵盖广泛的频率范围,提供低抖动/相位噪声输出,并消耗最小的功率和面积。在这项工作中,我们提出了满足上述要求的用于实现高速频率合成器的新技术和体系结构。我们提出了一种用于实现宽带毫米波频率合成器的新体系结构和设计方法。该架构使用低频锁相信号的两步多阶谐波生成来生成宽带毫米波频率。拟议系统的原型是使用90nm互补金属氧化物半导体(CMOS)技术设计和制造的。测量结果表明,可以实现5至32 GHz的非常宽的调谐范围,这是使用常规技术实现的代价很高。此外,每倍频程的功耗类似于最新报告。接下来,我们提出一种N-Push循环耦合环形振荡器(CCRO)架构来实现两个高性能振荡器:(1)宽带N-Push / M-Push CCRO工作于3.16--12.8GHz,通过两次谐波生成操作实现,使用了与CCRO不同的相位;以及(2)13--25GHz毫米波N-Push CCRO,具有低相位噪声性能在10MHz时为-118dBc / Hz。所提出的振荡器以比现有技术更高的FOM实现了低相位噪声。最后,我们提出了一些应用于锁相环(PLL)性能的改进技术。我们提出了一种自适应低通滤波技术,该技术可以将基于整数N电荷泵的PLL的参考杂散降低约20dB,同时保持原始PLL的建立时间。提出了另一个PLL,它具有针对医疗植入式通信标准的极低功耗。它的工作频率为402--405 MHz,同时从1V电源消耗600microW的功率。

著录项

  • 作者单位

    Texas A&M University.;

  • 授予单位 Texas A&M University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2011
  • 页码 166 p.
  • 总页数 166
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号