首页> 外文学位 >Exploring application-level fault tolerance for robust design using FPGA.
【24h】

Exploring application-level fault tolerance for robust design using FPGA.

机译:探索应用级的容错能力,以使用FPGA进行稳健的设计。

获取原文
获取原文并翻译 | 示例

摘要

Single Event Upset has become an increasingly important issue for SRAM-based Field Programmable Gate Arrays. To mitigate these soft errors, most of existing works focused on utilizing logic-level flexibilities to improve circuit reliability. However, we notice that from an application’s perspective, there exist higher-level flexibilities. This kind of application-level fault tolerance can be useful from two aspects: one is by directly modifying algorithms (algorithm-based fault tolerance), and the other is by mapping algorithm properties into logic level (algorithm-mapping fault tolerance).;In this thesis, we perform two case studies to analyze the impact of both categories of application-level fault tolerance on circuit reliability, and explore their linkages to the logic-level fault tolerance. With an enhanced algorithm considering algorithm-based fault tolerance, the error rate for the matrix multiplication can be reduced by 18x. Moreover, by mapping algorithm properties into logic level, we achieve 3x improvement in circuit reliability for the discrete convolution.
机译:对于基于SRAM的现场可编程门阵列,单事件翻转已成为越来越重要的问题。为了减轻这些软错误,大多数现有工作集中在利用逻辑级灵活性来提高电路可靠性。但是,我们注意到,从应用程序的角度来看,存在更高级别的灵活性。这种应用程序级容错可从两个方面使用:一个是通过直接修改算法(基于算法的容错),另一个是通过将算法属性映射到逻辑级别(算法映射容错)。在本文中,我们进行了两个案例研究,以分析这两类应用级容错对电路可靠性的影响,并探讨它们与逻辑级容错的联系。通过考虑基于算法的容错能力的增强算法,矩阵乘法的错误率可以降低18倍。此外,通过将算法属性映射到逻辑级别,我们使离散卷积的电路可靠性提高了3倍。

著录项

  • 作者

    Chen, Jing.;

  • 作者单位

    University of Alberta (Canada).;

  • 授予单位 University of Alberta (Canada).;
  • 学科 Engineering Computer.
  • 学位 M.S.
  • 年度 2012
  • 页码 63 p.
  • 总页数 63
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 老年病学;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号