首页> 外文学位 >Architectural support for high-performance, power-efficient and secure multiprocessor systems.
【24h】

Architectural support for high-performance, power-efficient and secure multiprocessor systems.

机译:对高性能,节能和安全的多处理器系统的体系结构支持。

获取原文
获取原文并翻译 | 示例

摘要

High performance systems have been widely adopted in many fields and the demand for better performance is constantly increasing. And the need of powerful yet flexible systems is also increasing to meet varying application requirements from diverse domains. Also, power efficiency in high performance computing has been one of the major issues to be resolved. The power density of core components becomes significantly higher, and the fraction of power supply in total management cost is dominant. Providing dependability is also a main concern in large-scale systems since more hardware resources can be abused by attackers. Therefore, designing high-performance, power-efficient and secure systems is crucial to provide adequate performance as well as reliability to users.;Adhering to using traditional design methodologies for large-scale computing systems has a limit to meet the demand under restricted resource budgets. Interconnecting a large number of uniprocessor chips to build parallel processing systems is not an efficient solution in terms of performance and power. Chip multiprocessor (CMP) integrates multiple processing cores and caches on a chip and is thought of as a good alternative to previous design trends.;In this dissertation, we deal with various design issues of high performance multiprocessor systems based on CMP to achieve both performance and power efficiency while maintaining security. First, we propose a fast and secure off-chip interconnects through minimizing network overheads and providing an efficient security mechanism. Second, we propose architectural support for fast and efficient memory protection in CMP systems, making the best use of the characteristics in CMP environments and multi-threaded workloads. Third, we propose a new router design for network-on-chip (NoC) based on a new memory technique. We introduce hybrid input buffers that use both SRAM and STT-MRAM for better performance as well as power efficiency.;Simulation results show that the proposed schemes improve the performance of off-chip networks through reducing the message size by 54% on average. Also, the schemes diminish the overheads of bounds checking operations, thus enhancing the overall performance by 11% on average. Adopting hybrid buffers in NoC routers contributes to increasing the network throughput up to 21%.
机译:高性能系统已在许多领域得到广泛采用,并且对更高性能的需求也在不断增加。满足功能强大且灵活的系统的需求也在不断增长,以满足来自不同领域的各种应用程序需求。而且,高性能计算中的功率效率已经成为要解决的主要问题之一。核心组件的功率密度显着提高,并且占总管理成本的比例很小。在大型系统中,提供可靠性也是主要问题,因为攻击者可能会滥用更多的硬件资源。因此,设计高性能,高能效和安全的系统对于向用户提供足够的性能和可靠性至关重要。坚持在大型计算系统上使用传统的设计方法在满足有限资源预算的情况下有一定的局限性。就性能和功耗而言,将大量单处理器芯片互连以构建并行处理系统并不是一种有效的解决方案。芯片多处理器(CMP)在一个芯片上集成了多个处理内核和缓存,被认为是以前设计趋势的良好替代方案。本文旨在解决基于CMP的高性能多处理器系统的各种设计问题,以实现两者的性能。和电源效率,同时保持安全性。首先,我们通过最小化网络开销并提供有效的安全机制来提出一种快速安全的片外互连。其次,我们提出了对CMP系统中快速有效的内存保护的体系结构支持,从而充分利用CMP环境和多线程工作负载中的特性。第三,我们提出了一种基于新存储技术的片上网络(NoC)的新路由器设计。我们引入了同时使用SRAM和STT-MRAM的混合输入缓冲器,以实现更好的性能和电源效率。仿真结果表明,所提出的方案通过平均减少54%的消息大小来提高片外网络的性能。而且,该方案减少了边界检查操作的开销,因此使总体性能平均提高了11%。在NoC路由器中采用混合缓冲区有助于将网络吞吐量提高到21%。

著录项

  • 作者

    An, Baik Song.;

  • 作者单位

    Texas A&M University.;

  • 授予单位 Texas A&M University.;
  • 学科 Engineering Computer.;Computer Science.
  • 学位 Ph.D.
  • 年度 2012
  • 页码 132 p.
  • 总页数 132
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号