首页> 外文学位 >A low power low noise high accuracy sensor IC.
【24h】

A low power low noise high accuracy sensor IC.

机译:低功耗,低噪声,高精度传感器IC。

获取原文
获取原文并翻译 | 示例

摘要

I investigated the design and implementation of low power low noise and high accuracy sensor IC for recording neural activity and studying sleep and other behavior in small animals. The sensor IC can acquire 16 electrophysiology signals in mice. It consists of 16 amplifier channels, a digital control circuit and a 16-bit 500 KSps charge redistribution self-calibrating successive approximation analog-to-digital converter (ADC). Each channel includes programmable gains from 12 to 250, a 7K Hz low-pass 2nd-order Butterworth filter and a track and hold. The integrated noise from 1 Hz to 7K Hz is 2.5 muV for 0 V DC offset input, 3.76 muV for 0.3 V DC offset input and 5.3 muV for -0.3 V DC offset input. The power supply rejection ratios (PSRR) for VDD and VSS are 61 db and 51 db at 1K Hz. The +/-0.3 V DC input offset of each channel is cancelled with two 5-bit DACs controlling the positive input node of the 2nd gain stage and 3rd gain stage op-amps. Total power dissipation is 1.2 mW for each amplifier channel with a +/- 1.5 V power supply. The 16-bit 500 KSps ADC has an input range of 2 V, a resolution of 16 bits, 6.2 mW power consumption and operates with +/- 1.5 V power supplies. Simulations show a signal-to-noise ratio of 90 dB for an effective accuracy of 15 bits in TSMC's 0.25mu CMOS process. A novel interleaving architecture and an improved comparator design contribute to reducing the power while maintaining the accuracy and speed. The ADC is intended to digitize the amplified neurophysiological signals from the companion 16-amplifier-channel IC. The amplifier channel IC die area is 19 mm2 and the ADC die area is 7 mm2 in TSMC's 0.25mu CMOS process.
机译:我研究了用于记录神经活动以及研究小动物睡眠和其他行为的低功耗,低噪声,高精度传感器IC的设计和实现。传感器IC可以在小鼠中获取16种电生理信号。它由16个放大器通道,一个数字控制电路和一个16位500 KSps电荷重新分配自校准逐次逼近型模数转换器(ADC)组成。每个通道包括从12到250的可编程增益,一个7K Hz低通二阶Butterworth滤波器和一个采样保持。从1 Hz到7K Hz的积分噪声对于0 V DC偏置输入为2.5μV,对于0.3 V DC偏置输入为3.76μV,对于-0.3 V DC偏置输入为5.3μV。 VDD和VSS的电源抑制比(PSRR)在1K Hz时分别为61 db和51 db。每个通道的+/- 0.3 V DC输入失调由两个5位DAC抵消,这些DAC控制第二个增益级和第三个增益级运算放大器的正输入节点。每个带有+/- 1.5 V电源的放大器通道的总功耗为1.2 mW。 16位500 KSps ADC的输入范围为2 V,分辨率为16位,功耗为6.2 mW,并使用+/- 1.5 V电源供电。仿真显示,在TSMC的0.25mu CMOS工艺中,信噪比为90 dB,有效精度为15位。新颖的交错架构和改进的比较器设计有助于降低功耗,同时保持精度和速度。 ADC旨在数字化来自伴随的16放大器通道IC的放大的神经生理信号。在台积电的0.25μCMOS工艺中,放大器通道IC的管芯面积为19 mm2,ADC的管芯面积为7 mm2。

著录项

  • 作者

    Guo, Haidong.;

  • 作者单位

    Washington State University.;

  • 授予单位 Washington State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2006
  • 页码 136 p.
  • 总页数 136
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术 ;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号