首页> 外文会议>VLSI Design (VLSID), 2012 25th International Conference on >A Reconfigurable On-die Traffic Generator in 45nm CMOS for a 48 iA-32 Core Network-on-Chip
【24h】

A Reconfigurable On-die Traffic Generator in 45nm CMOS for a 48 iA-32 Core Network-on-Chip

机译:用于48 iA-32核心片上网络的45nm CMOS可重配置片上流量生成器

获取原文
获取原文并翻译 | 示例

摘要

A reconfigurable on-die Traffic Generator (TG) is proposed to test the packet switched 2D-mesh network of a 48 iA-32 core Single-chip Cloud Computer. The Single-chip Cloud Computer (SCC) is an experimental processor created by Intel Labs. The 24-tile Network-on-Chip (NoC) consists of a Traffic Generator per tile which can be programmed to generate deterministic and random traffic patterns. It also consists of reconfigurable activity control, (non)-cacheable reads and writes, message class and route control bits to feed synthetic traffic to the network to investigate NoC functional, protocol issues and to measure the key power-performance metrics. In this paper, we present the architecture and design details of the Traffic Generator, operating modes, re-configurability and the testing procedures. This semi-custom design has a transistor count of 54K, which is 0.1% of tile transistor count, and occupies 0.3mm2 area which is 0.9% of tile area. The estimated power consumption is only 23mW at 1.1V and at 500C, 0.02% of the total chip power in 45nm high-K nine metal CMOS process.
机译:提出了一种可重配置的片上流量生成器(TG),以测试48 iA-32核心单芯片云计算机的分组交换2D网状网络。单芯片云计算机(SCC)是由英特尔实验室创建的实验处理器。 24块片上网络(NoC)每个图块均包含一个流量生成器,可以对其进行编程以生成确定性和随机流量模式。它还包括可重新配置的活动控制,(不可)缓存的读写,消息类别和路由控制位,以将合成流量馈送到网络,以调查NoC功能,协议问题并测量关键的电源性能指标。在本文中,我们介绍了流量生成器的体系结构和设计细节,操作模式,可重配置性以及测试过程。这种半定制设计的晶体管数为54K,占瓦片晶体管数的0.1%,占地0.3mm2,占瓦片面积的0.9%。在1.1V和500C时,估计功耗仅为23mW,仅占45nm高K九金属CMOS工艺芯片总功耗的0.02%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号