首页> 外文会议>VLSI circuits and systems IV >Cache-aware network-on-chip for chip multiprocessors
【24h】

Cache-aware network-on-chip for chip multiprocessors

机译:高速缓存感知的片上多处理器网络

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the hardware prototype of a Network-on-Chip (NoC) for a chip multiprocessor that provides support for cache coherence, cache prefetching and cache-aware thread scheduling. A NoC with support to these cache related mechanisms can assist in improving systems performance by reducing the cache miss ratio. The presented multi-core system employs the Data-Driven Multithreading (DDM) model of execution. In DDM thread scheduling is done according to data availability, thus the system is aware of the threads to be executed in the near future. This characteristic of the DDM model allows for cache aware thread scheduling and cache prefetching. The NoC prototype is a crossbar switch with output buffering that can support a cache-aware 4-node chip multiprocessor. The prototype is built on the Xilinx ML506 board equipped with a Xilinx Virtex-5 FPGA.
机译:本文介绍了用于芯片多处理器的片上网络(NoC)的硬件原型,该原型提供对缓存一致性,缓存预取和缓存感知线程调度的支持。支持这些与缓存相关的机制的NoC可以通过降低缓存未命中率来帮助改善系统性能。提出的多核系统采用了数据驱动多线程(DDM)执行模型。在DDM中,线程调度是根据数据可用性完成的,因此系统知道在不久的将来要执行的线程。 DDM模型的这一特性允许进行缓存感知的线程调度和缓存预取。 NoC原型是具有输出缓冲功能的纵横开关,可支持支持缓存的4节点芯片多处理器。该原型建立在装有Xilinx Virtex-5 FPGA的Xilinx ML506板上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号