首页> 美国卫生研究院文献>Micromachines >A Latency-Optimized Network-on-Chip with Rapid Bypass Channels
【2h】

A Latency-Optimized Network-on-Chip with Rapid Bypass Channels

机译:具有快速旁路通道的延迟优化网络

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Network-on-Chips with simple topologies are widely used due to their scalability and high bandwidth. The transmission latency increases greatly with the number of on-chip nodes. A NoC, called single-cycle multi-hop asynchronous repeated traversal (SMART), is proposed to solve the problem by bypassing intermediate routers. However, the bypass setup request of SMART requires additional pipeline stages and wires. In this paper, we present a NoC with rapid bypass channels that integrates the bypass information into each flit. In the proposed NoC, all the bypass requests are delivered along with flits at the same time reducing the transmission latency. Besides, the bypass request is unicasted in our design instead of broadcasting in SMART leading to a great reduction in wire overhead. We evaluate the NoC in four synthetic traffic patterns. The result shows that the latency of our proposed NoC is 63.54% less than the 1-cycle NoC. Compared to SMART, more than 80% wire overhead and 27% latency are reduced.
机译:由于其可扩展性和高带宽而广泛使用具有简单拓扑的网络芯片。传输延迟随着片上节点的数量大大增加。建议通过绕过中间路由器来解决这个问题的NOC,称为单周期多跳异步反复遍历(SMART)。但是,智能的旁路设置请求需要额外的管道阶段和电线。在本文中,我们呈现了一个NoC,具有快速旁路信道,其将旁路信息集成到每个粉碎中。在所提出的NOC中,同时递送所有旁路请求以及杂种减少传输延迟。此外,旁路请求在我们的设计中无播,而不是在智能中广播导致电线开销的大量减少。我们以四种合成交通模式评估NOC。结果表明,我们拟议的NOC的延迟比1周期Noc小于63.54%。与智能相比,减少了超过80%的电线开销和27%的延迟。

著录项

  • 期刊名称 Micromachines
  • 作者单位
  • 年(卷),期 2021(12),6
  • 年度 2021
  • 页码 621
  • 总页数 13
  • 原文格式 PDF
  • 正文语种
  • 中图分类
  • 关键词

    机译:网络上网;延迟优化;旁路频道;单周期多跳;

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号