【24h】

Power-driven FPGA to ASIC Conversion

机译:功耗驱动的FPGA至ASIC的转换

获取原文
获取原文并翻译 | 示例

摘要

Gate arrays are often presented as a convenient means for ASIC prototyping. Obviously, they can both perform the same function and therefore be built from the same behavioral description. Design development implies a process of subsequent parameter bindings, leaving steadily less freedom for the remaining implementation choices. On the other hand, the ASIC offers more place & route freedom than the gate array. Hence it is commonly suggested that an optimal prototype will always have an acceptable ASIC realization. But this does not make the gate array an easy stepping-stone in ASIC development. Differences in platform technology induce a different structural sugaring to achieve a reasonable implementation. This cannot easily be ported, unless the implementation is developed while keeping the restrictions for the other technology in mind. Such implies a number of scaling rules to be the foundation of the design transformation process. This paper looks into the platform commonalities of Field-Programmable Gate-arrays and standard-cell ASICs from fundamental physical principles. These basic considerations are then related to show how the area and speed restrictions in the logic synthesis can be applied to carry power efficient designs efficiently from prototype to realization. This is illustrated in the design of the SNOW-2 encryption core, where a consistent 38% power reduction is achieved.
机译:门阵列通常作为ASIC原型设计的一种便捷方式。显然,它们都可以执行相同的功能,因此可以从相同的行为描述中构建。设计开发意味着后续参数绑定的过程,从而为其余的实现选择逐渐减少了自由度。另一方面,ASIC比门阵列具有更多的布局和布线自由度。因此,通常建议最佳原型将始终具有可接受的ASIC实现。但这并不能使门阵列成为ASIC开发中的简单垫脚石。平台技术的差异会导致结构上的不同,从而实现合理的实现。除非在考虑到其他技术的限制的前提下开发实现,否则就很难移植。这意味着许多缩放规则将成为设计转换过程的基础。本文从基本物理原理探讨了现场可编程门阵列和标准单元ASIC的平台共性。然后,将这些基本考虑相关联,以显示如何将逻辑综合中的面积和速度限制应用于从原型到实现的高效节能设计。 SNOW-2加密内核的设计对此进行了说明,该内核可始终实现38%的功耗降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号