【24h】

CMP Revisited for the MEMS/Foundry Era

机译:针对MEMS / Foundry时代的CMP再访

获取原文
获取原文并翻译 | 示例

摘要

Business/foundry driven requirements have necessitated the creation of modified ILD CMP processes for terminal metal-die planarization for BiCMOS SOC/MEMS applications. Therefore, despite much CMP process evolution, this paper 'steps-back' to test CMP assumptions first introduced within ILD process norms on these new applications at 10X typical process topographies. Evaluation of planarization targets, density effects, oxide budgets, as well as associated integration, throughput and metrology considerations within this expanded regime are discussed. ANOVA on inter- and intra-die (WIWNU and WIDNU) variation are used to quantify results throughout the work.
机译:受业务/铸造驱动的要求,必须为BiCMOS SOC / MEMS应用的终端金属芯片平面化创建改进的ILD CMP工艺。因此,尽管CMP工艺有很大的发展,但本文还是“逐步”地测试了在这些新应用中,ILD工艺规范中首次引入的CMP假设,其典型工艺尺寸为10倍。讨论了在此扩展方案内评估平面化目标,密度效应,氧化物预算以及相关的集成度,通量和计量注意事项。模内和模内变异(WIWNU和WIDNU)的方差分析用于量化整个工作中的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号