首页> 外文会议>Quality Electronic Design (ISQED), 2012 13th International Symposium on >Low complexity cross parity codes for multiple and random bit error correction
【24h】

Low complexity cross parity codes for multiple and random bit error correction

机译:低复杂度交叉奇偶校验码,可进行多次和随机比特纠错

获取原文
获取原文并翻译 | 示例

摘要

Error detection and correction which has been used in communication and memory design is becoming increasingly important in fault tolerant logic circuit design. As a result of the aggressive technology scaling, the current high-density integrated circuits are easily succumbed to faulty operations generated from many sources including stuck-at-faults, radiation induced faults, or malicious eavesdropper attacks. The currently used techniques like low-density parity-check (LDPC) and Hamming code based fault masking to mitigate bit flips in the digital circuits are either single bit error correcting or multiple error correctable with Bose-Choudhury-Hocquenghem (BCH) and Reed-solomon based methods with very large overheads. This paper introduce a novel cross code based method that can correct multiple errors with minimal compromise in error correction capability and area. The key idea of the novel method proposed in this paper is that do not correct all the errors but minimize their probability being escaped. Experimental results of the proposed methods show that the following: (1) area overhead is 101% for Hamming cross code and 106% for BCH cross code for a 90-bit finite field multiplier and (2) 150% for Hamming cross code and 170% for BCH cross codes for practically used 163-bit digit serial polynomial basis multiplier. Thus, the proposed methods are significantly efficient compared to Triple Modular Redundancy (TMR), LDPC, Hamming based methods in terms of area overhead and also the first attempted approach to a low complexity multiple error correctable digit serial multiplier to the best of the authors knowledge.
机译:在通信和存储器设计中已经使用的错误检测和纠正在容错逻辑电路设计中变得越来越重要。积极的技术扩展的结果是,当前的高密度集成电路很容易屈服于由许多来源产生的错误操作,包括故障锁定,辐射诱发的故障或恶意的窃听者攻击。当前使用的技术,如低密度奇偶校验(LDPC)和基于汉明码的故障屏蔽以减轻数字电路中的位翻转,是通过Bose-Choudhury-Hocquenghem(BCH)和Reed-基于solomon的方法,开销很大。本文介绍了一种新颖的基于交叉码的方法,该方法可以在纠错能力和面积最小的情况下纠正多个错误。本文提出的新方法的关键思想是不纠正所有错误,而是最大程度地避免错误被逃脱。所提出方法的实验结果表明:(1)对于90位有限域乘法器,汉明(Hamming)交叉码的区域开销为101%,BCH交叉码为106%,(2)汉明(Hamming)交叉码的区域开销为150%,170实际使用的163位数字串行多项式基乘数的BCH交叉码的%。因此,与三重模块冗余(TMR),LDPC,基于汉明的方法相比,所提出的方法在面积开销方面是非常有效的,并且也是据作者所知首次尝试的一种低复杂度,多错误可校正数字串行乘法器。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号