首页> 外文会议>Proceedings of the 3rd workshop on Memory performance issues >A study of performance impact of memory controller features in multi-processor server environment
【24h】

A study of performance impact of memory controller features in multi-processor server environment

机译:研究多处理器服务器环境中内存控制器功能的性能影响

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

With the growing imbalance between processor and memory performance it becomes more and more important to optimize the memory controller features to obtain the maximum possible performance out of the memory subsystem. This paper presents a study of the performance impact of several memory controller features in multi-processor (MP) server environments that use a DDR/DDR2 based memory subsystem. The results from our studies show that significant performance improvements can be obtained by carefully optimizing the memory controller features. For instance, one of our studies shows that in a system with an in-order shared bus connecting the CPUs and memory controller, an intelligent read-to-write switching memory controller feature can provide the same order of benefit as doubling the number of interleaved memory ranks. Another study shows that much lower average loaded read latency across a wider range of throughput can be obtained by a delayed write scheduling feature.
机译:随着处理器和内存性能之间日益严重的不平衡,优化内存控制器功能以从内存子系统中获得最大可能的性能变得越来越重要。本文介绍了对使用基于DDR / DDR2的内存子系统的多处理器(MP)服务器环境中几种内存控制器功能的性能影响的研究。我们的研究结果表明,通过仔细优化内存控制器功能可以显着提高性能。例如,我们的一项研究表明,在具有连接CPU和内存控制器的有序共享总线的系统中,智能的读写切换内存控制器功能可以提供与将交错的数量加倍一样的好处。内存行列。另一项研究表明,通过延迟的写入调度功能,可以在更宽的吞吐量范围内获得更低的平均加载读取延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号