首页> 外文会议>Proceedings of the 2002 conference on Asia South Pacific design automation/VLSI Design >An Efficient Algorithm for Low Power Pass Transistor Logic Synthesis
【24h】

An Efficient Algorithm for Low Power Pass Transistor Logic Synthesis

机译:低功耗通过晶体管逻辑综合的高效算法

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we address the problem of power dissipation minimization in combinational circuits implemented using pass transistor logic (PTL). We transform the problem of power reduction in PTL circuits to that of BDD decomposition and solve the latter using the max-flow min-cut technique. We use transistor level power estimates to guide the BDD decomposition algorithm. We present the results obtained by running our algorithm on a set of MCNC benchmark circuits, and show on an average of 47% power reduction over these circuits; the comparison with the previously proposed low power pass transistor logic synthesis algorithms shows an average improvement of over 23% over the best previously published approach.
机译:在本文中,我们解决了使用传输晶体管逻辑(PTL)实现的组合电路中的功耗最小化问题。我们将PTL电路的功耗降低问题转化为BDD分解问题,并使用最大流量最小割技术解决后者。我们使用晶体管级功率估计来指导BDD分解算法。我们介绍了通过在一组MCNC基准电路上运行算法而获得的结果,并显示这些电路的平均功耗降低了47%;与先前提出的低功率传输晶体管逻辑综合算法的比较显示,与先前发布的最佳方法相比,平均提高了23%以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号