【24h】

Architecture-specific packing for virtex-5 FPGAs

机译:virtex-5 FPGA的特定于体系结构的打包

获取原文
获取原文并翻译 | 示例

摘要

We consider packing in the commercial FPGA context and examine the speed, performance and power trade-offs associated with packing in a state-of-the art FPGA -- the Xilinx Virtex-5 FPGA. Two aspects of packing are discussed: 1)packing for general logic blocks, and 2 packing for large IP blocks. Virtex-5 logic blocks contain dual-output 6-input look-up-tables (LUTs). Such LUTs can implement any single logic function requiring no more than 6 inputs, or any two logic functions requiring no more than 5 distinct inputs. The second LUT output is associated with slower speed, and therefore, must be used judiciously. We present placement-based techniques for dual-output LUT packing that lead to improved area-efficiency and power, with minimal performance degradation. We then move on to address packing for large IP blocks, specifically, block RAMs and DSPs. We present a packing optimization that is widely applicable in DSP designs that leads to significantly improved design performance>>> af++ US2015020038A1 . 2015-01-15

机译:高效FPGA封装的方法

  • 4. Method for efficient FPGA packing [P] . 外国专利: US9147025B2 . 2015-09-29

    机译:FPGA高效打包的方法

  • 5. (N+1) input flip-flop packing with logic in FPGA architectures [P] . 外国专利: US7944238B2 . 2011-05-17

    机译:FPGA架构中具有逻辑的(N + 1)个输入触发器打包

  • 获取原文

    客服邮箱:kefu@zhangqiaokeyan.com

    京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
    • 客服微信

    • 服务号