首页> 外文会议>Performance Analysis of Systems and Software, 2009. ISPASS 2009 >Zesto: A cycle-level simulator for highly detailed microarchitecture exploration
【24h】

Zesto: A cycle-level simulator for highly detailed microarchitecture exploration

机译:Zesto:用于高度详细的微体系结构探索的循环级模拟器

获取原文

摘要

For academic computer architecture research, a large number of publicly available simulators make use of relatively simple abstractions for the microarchitecture of the processor pipeline. For some types of studies, such as those for multi-core cache coherence designs, a simple pipeline model may suffice. For detailed microarchitecture research, such as those that are sensitive to the exact behavior of out-of-order scheduling, ALU and bypass network contention, and resource management (e.g., RS and ROB entries), an over-simplified model is not representative of modern processor organizations. We present a new timing simulator that models a modern x86 microarchitecture at a very low level, including out-of-order scheduling and execution that much more closely mirrors current implementations, a detailed cache/memory hierarchy, as well as many x86-specific microarchitecture features (e.g., simple vs. complex decoders, micro-op decomposition and fusion, microcode lookup overhead for long/complex x86 instructions).
机译:对于学术计算机体系结构研究,大量公开可用的模拟器将相对简单的抽象用于处理器管道的微体系结构。对于某些类型的研究,例如用于多核高速缓存一致性设计的研究,简单的流水线模型就足够了。对于详细的微体系结构研究(例如对无序调度,ALU和旁路网络争用以及资源管理(例如,RS和ROB条目)的确切行为敏感的微体系结构),过分简化的模型不能代表现代处理器组织。我们提供了一个新的时序模拟器,该模拟器可以在非常低的级别上对现代x86微体系结构进行建模,包括无序的调度和执行,可以更紧密地反映当前的实现,详细的缓存/内存层次结构以及许多x86特定的微体系结构功能(例如,简单解码器与复杂解码器,微操作分解和融合,长/复杂x86指令的微代码查找开销)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号