首页> 外文会议>Parallel Processing Workshops, 2009. ICPPW '09 >System Integration of Tightly-Coupled Reconfigurable Processor Arrays and Evaluation of Buffer Size Effects on Their Performance
【24h】

System Integration of Tightly-Coupled Reconfigurable Processor Arrays and Evaluation of Buffer Size Effects on Their Performance

机译:紧密耦合的可重构处理器阵列的系统集成以及缓冲区大小对其性能的影响评估

获取原文

摘要

This paper studies the loosely integration of application accelerators consisting of an array of tightly-coupled lightweight reconfigurable processors into a system-on-a-chip. In order to explore a multitude of design variations a C++ simulation model of the accelerator has been integrated with a system-on-a-chip environment consisting of a general purpose processor, a DMA controller, an interrupt controller and a memory module. Dependent on the applications, different kinds of I/O buffers are designed around the processor array and the effects of the buffer size on the overall execution time are evaluated. The evaluations are based on new mathematical estimation models derived from the system and application constraints. The estimations are validated with experimental results with an error less than 1%. Exploring several designs points that using our architecture along with suitable buffer sizes, can improve the system execution time, one to two magnitudes for the selected algorithms.
机译:本文研究了由一系列紧密耦合的轻量级可重配置处理器组成的应用加速器的松散集成,它们集成到了片上系统中。为了探索多种设计变化,已经将加速器的C ++仿真模型与片上系统环境集成在一起,该环境由通用处理器,DMA控制器,中断控制器和存储模块组成。根据不同的应用,围绕处理器阵列设计不同类型的I / O缓冲区,并评估缓冲区大小对整体执行时间的影响。评估基于从系统和应用程序约束得出的新数学估计模型。估计值已通过实验结果验证,误差小于1%。探索几个设计要点,即使用我们的体系结构以及合适的缓冲区大小可以缩短选定的算法的系统执行时间(1-2倍)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号