首页> 外文会议>Microelectronics (MIEL), 2012 28th International Conference on >A moving window architecture for a HW/SW codesign based Canny edge detection for FPGA
【24h】

A moving window architecture for a HW/SW codesign based Canny edge detection for FPGA

机译:基于硬件/软件代码的Canny边缘检测的FPGA的移动窗口架构

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes an accelerator for Canny edge detection implemented on FPGA. The proposed architecture relies on a moving window consisting of 7×8 pixels, which performs the more computational complex operations of the algorithm: smoothing, gradient''s magnitude and direction computation, non-maximum suppression and double thresholding. By employing the proposed window, intermediate results are stored within the FPGA, without the need to buffer them in large memory structures. Furthermore, the design has a high throughput rate, due to its large numbers of pipeline stages, allowing considerable performance for the proposed algorithm.
机译:本文提出了一种在FPGA上实现的Canny边缘检测加速器。所提出的架构依赖于由7×8像素组成的移动窗口,该窗口执行算法的更多计算复杂操作:平滑,梯度的幅度和方向计算,非最大抑制和双重阈值。通过采用建议的窗口,中间结果将存储在FPGA中,而无需在大型存储结构中进行缓冲。此外,由于其大量的流水线阶段,该设计具有高吞吐率,从而为所提出的算法提供了可观的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号