首页> 外文会议>International Electron Devices Meeting >0.5T0.5R - Introducing an Ultra-Compact Memory Cell Enabled by Shared Graphene Edge-Contact and h-BN Insulator
【24h】

0.5T0.5R - Introducing an Ultra-Compact Memory Cell Enabled by Shared Graphene Edge-Contact and h-BN Insulator

机译:0.5t0.5r - 通过共享石墨烯边缘触点和H-BN绝缘体引入超紧凑的存储器单元

获取原文

摘要

In this work, we experimentally demonstrate, in a manufacture-friendly process, a hybrid memory device to replace the traditional 1T1R memory unit that is composed of one-transistor and one-resistive-random-access-memory (RRAM), i.e., two separate devices. This novel device, which can be considered as a 0.5T0.5R memory cell, is structurally enabled by utilizing the unique graphene edge-contact and resistively switchable hexagonal boron nitride (h-BN) insulator. Aided by design optimization, record performance (<10 ns switching-speed), energy- (~0.07 pJ/bit) and area- efficiency (smallest footprint among all reported 2D RRAM memory units), as well as great retention (106 s) and endurance (>1000), have been achieved by this 0.5T0.5R memory cell. Moreover, the observed cell-resistance’s fine-tunability with ultrashort pulse count, pulse amplitude, and gate voltage uncovers the potential of this device for neuromorphic and in-memory computing.
机译:在这项工作中,我们在经过实验中演示,在制造友好的过程中,混合存储器装置代替由单晶体和一晶体管和一rrram-随机接入存储器(RRAM)组成的传统1T1R存储器单元,即,两个单独的设备。该新型设备可以被认为是0.5t0.5r存储器单元,通过利用独特的石墨烯封端和可阻塞可切换的六边形硼氮化物(H-Bn)绝缘体来实现结构。通过设计优化,记录性能(<10ns开关 - 速度),能量 - (〜0.07 pj /位)和区域 - 效率(所有报告的2D RRAM内存单元之间的最小占地面积),以及良好的保留(10 6 S)和耐久性(> 1000)已经通过该0.5t0.5r存储器单元实现。此外,观察到的电池电阻具有超短脉冲计数,脉冲幅度和栅极电压的微调性,突出了该装置的神经形态和内存计算的电位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号