首页> 外文会议>Argentine Conference on Electronics >A 4GS/s 8-bit SAR ADC with an Energy-Efficient Time-Interleaved Architecture in 130nm CMOS
【24h】

A 4GS/s 8-bit SAR ADC with an Energy-Efficient Time-Interleaved Architecture in 130nm CMOS

机译:4GS / S 8位SAR ADC,在130nm CMOS中具有节能时间交错架构

获取原文

摘要

The design, implementation and characterization of an 8-bit, 4 GS/s, time-interleaved (TI) successive approximation register (SAR) analog-to-digital converter (ADC) with a non-buffered hierarchical demultiplexing sampling architecture are presented in this work. The core of the ADC is composed of an arrangement of 32 asynchronous SAR ADCs ranked in a 4×8 hierarchy. The proposed fully dynamic SAR ADC features a noise-configurable comparator, configurable asynchronous clock and background DC offset calibration. The non-buffered input signal circuit includes an input matching network for tracking bandwidth enhancement. The design also has a programmable delay cell to adjust the clock sampling phases mismatch, and a 32 Gb/s low-voltage differential signaling (LVDS) interface. The prototype is fabricated in a 0.13 μm CMOS process. The TI-ADC achieves 7.09 bit of peak ENOB, 1.3 GHz input bandwidth and 93 mW of power consumption at 1.2 V.
机译:8位,4GS / s的设计,实现和表征与非缓冲分层解复用采样架构的8位,4GS / s,时间交错(TI)连续近似寄存器(SAR)模数转换器(ADC)的设计,实现和表征这项工作。 ADC的核心由32个异步SAR ADC的布置组成,排名为4×8层次结构。所提出的完全动态SAR ADC具有噪声可配置的比较器,可配置的异步时钟和背景DC偏移校准。非缓冲输入信号电路包括用于跟踪带宽增强的输入匹配网络。该设计还具有可编程延迟单元,以调整时钟采样相失控,以及32 Gb / s低压差分信令(LVDS)接口。原型在0.13μmCMOS工艺中制造。 TI-ADC实现7.09位的峰值ENOB,1.3 GHz输入带宽和1.2 V的功耗为93 MW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号