首页> 外文会议>International Conference Mixed Design of Integrated Circuits Systems >Design of a gain-stage for pipelined SAR ADC using capacitive charge pump
【24h】

Design of a gain-stage for pipelined SAR ADC using capacitive charge pump

机译:使用电容电荷泵设计流水线SAR ADC的增益级

获取原文

摘要

This paper presents the design of a multi-stage capacitive charge pump (CCP) as a gain-stage which is used in the two-stage pipelined successive approximation analog-to-digital converter (SAR ADC). The topology of multi-stage CCP and the design considerations are provided. Thereafter, the power comparison between switch capacitor (SC) integrator and multi-stage CCP is analyzed with the parameters from 0.35-μm CMOS process. The comparison results show that the proposed gain-stage is more power efficient than SC integrator. To verify the analysis, two types of gain-stage, SC integrator and multi-stage CCP, were simulated in 0.35-μm CMOS process. Simulation results show that the three-stage CCP achieves a gain of 7.9 while only consuming 1.1 μW with the gain bandwidth of 178.7 kHz. But the SC integrator consumes 1.58 times more power than CCP's to reach the similar gain and gain bandwidth.
机译:本文介绍了多级电容电荷泵(CCP)作为增益级的设计,用于两级流水线连续近似模数转换器(SAR ADC)。提供了多级CCP的拓扑和设计考虑因素。此后,通过0.35μmCMOS工艺的参数分析开关电容(SC)积分器和多级CCP之间的功率比较。比较结果表明,所提出的增益阶段比SC积分器更有效。为了验证分析,两种类型的增益级,SC积分器和多级CCP在0.35μmCMOS过程中模拟。仿真结果表明,三级CCP实现了7.9的增益,同时仅消耗1.1μW,增益带宽为178.7 kHz。但SC Integrator消耗的功率比CCP更高的1.58倍以达到类似的增益和增益带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号