首页> 外文会议>IEEE Biomedical Circuits and Systems Conference >Analysis and reduction of mismatch in silicon neurons
【24h】

Analysis and reduction of mismatch in silicon neurons

机译:硅神经元中不匹配的分析与减少

获取原文

摘要

In this paper, we describe a methodical approach for reducing errors due to mismatch in neuron circuits. We chose the neuron's current-frequency (f-i) curve as the desired output and use a sensitivity analysis to determine which transistors contribute most significantly to its variation. This allows us to identify the most critical transistors that need to be matched. For the special case in which floating-gate (FG) transistors are used to reduce this mismatch, we propose a method to further reduce the number of FG devices to be used in the circuit resulting in a corresponding reduction in “calibration” time. In addition to reducing mismatch between neurons, the usage of FG devices allows the user to independently set the parameters of each neuron. Since the calibration is based on f-i curve, it can be obtained through address-event representation (AER) circuits that are included in the neuron array for normal functionality. We use one example of commonly used integrate and fire neuron to illustrate this mismatch correction procedure. The method presented allows the corrected neurons to compute both rate codes and spike time codes in a mismatch resilient fashion.
机译:在本文中,我们描述了一种用于减少神经元电路不匹配导致的误差的方法方法。我们选择神经元的电流(F-I)曲线作为所需的输出,并使用灵敏度分析来确定哪些晶体管最重要地贡献它的变化。这允许我们识别需要匹配的最关键的晶体管。对于浮栅(FG)晶体管用于减少这种不匹配的特殊情况,我们提出了一种方法,以进一步减少在电路中使用的FG器件的数量,从而导致相应的“校准”时间。除了减少神经元之间的不匹配之外,FG设备的使用允许用户独立地设置每个神经元的参数。由于校准基于F-I曲线,因此可以通过用于正常功能的神经元阵列中包括的地址事件表示(AER)电路来获得。我们使用常用的集成和灭火神经元的一个例子来说明这种不匹配的校正过程。呈现的方法允许校正的神经元以不匹配的弹性方式计算速率代码和尖峰时间码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号