首页> 外文会议>2011 IEEE Biomedical Circuits and Systems Conference >Analysis and reduction of mismatch in silicon neurons
【24h】

Analysis and reduction of mismatch in silicon neurons

机译:分析和减少硅神经元的失配

获取原文

摘要

In this paper, we describe a methodical approach for reducing errors due to mismatch in neuron circuits. We chose the neuron''s current-frequency (f-i) curve as the desired output and use a sensitivity analysis to determine which transistors contribute most significantly to its variation. This allows us to identify the most critical transistors that need to be matched. For the special case in which floating-gate (FG) transistors are used to reduce this mismatch, we propose a method to further reduce the number of FG devices to be used in the circuit resulting in a corresponding reduction in “calibration” time. In addition to reducing mismatch between neurons, the usage of FG devices allows the user to independently set the parameters of each neuron. Since the calibration is based on f-i curve, it can be obtained through address-event representation (AER) circuits that are included in the neuron array for normal functionality. We use one example of commonly used integrate and fire neuron to illustrate this mismatch correction procedure. The method presented allows the corrected neurons to compute both rate codes and spike time codes in a mismatch resilient fashion.
机译:在本文中,我们描述了一种用于减少由于神经元电路失配而导致的错误的系统方法。我们选择了神经元的电流-频率(f-i)曲线作为所需的输出,并使用灵敏度分析来确定哪些晶体管对其变化的贡献最大。这使我们能够确定需要匹配的最关键的晶体管。对于使用浮栅(FG)晶体管来减少这种失配的特殊情况,我们提出了一种方法,以进一步减少电路中要使用的FG器件的数量,从而相应减少“校准”时间。除了减少神经元之间的失配,FG设备的使用还允许用户独立设置每个神经元的参数。由于校准基于f-i曲线,因此可以通过包含在神经元阵列中的用于正常功能的地址事件表示(AER)电路来获得校准。我们使用一个常用的积分和激发神经元的例子来说明这种失配校正程序。提出的方法允许校正后的神经元以失配弹性方式计算速率代码和尖峰时间代码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号