首页> 外文会议>International Conference on Computer and Information Sciences >A Novel Compact and High-Speed CMOS Parity Generator/Checker
【24h】

A Novel Compact and High-Speed CMOS Parity Generator/Checker

机译:一种小型紧凑型高速CMOS平价发电机/检查器

获取原文

摘要

During the digital transmission of data, the designer is forced to use one of the various methods of data generation and checking, among them is the parity bit. However, CMOS circuits that generate the parity bit (parity generator) and perform the checking operation (parity checking) usually have wide fan-in and thus have a relatively low speed and high power consumption. In this paper, a novel CMOS scheme is presented for the realization of such functions. The proposed scheme is compared with the conventional static CMOS scheme and other schemes. The proposed scheme is verified by simulation using the 45 nm CMOS technology and shows 80.3% and 60% savings in the power-delay product and the area, respectively, assuming eight bits in a single group of data; however, at the expense of more power consumption and less immunity to process, voltage, and temperature (PVT) variations.
机译:在数据的数字传输期间,设计者被迫使用各种数据生成和检查方法之一,其中包括奇偶校验位。然而,产生奇偶校验位(奇偶校验发生器)并执行检查操作(奇偶校验检查)的CMOS电路通常具有宽的粉丝,因此具有相对低的速度和高功耗。在本文中,提出了一种新的CMOS方案来实现这些功能。将所提出的方案与传统的静态CMOS方案和其他方案进行比较。通过使用45nm CMOS技术仿真验证了所提出的方案,并分别在电源延迟产品和区域中节省了80.3%和60%,假设单个数据组中的八个位;但是,以牺牲更高的功耗和更少的处理,电压和温度(PVT)变化的牺牲品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号