首页> 外文会议>IEEE Asian Solid-State Circuits Conference >Design and performance evaluation of an 8-processor 8,640 MIPS SoC with overhead reduction of interrupt handling in a multi-core system
【24h】

Design and performance evaluation of an 8-processor 8,640 MIPS SoC with overhead reduction of interrupt handling in a multi-core system

机译:8处理器8,640 MIPS SOC的设计和性能评估,多核系统中断处理的开销减少

获取原文

摘要

We have developed a platform SoC including eight SuperH processor cores for high performance applications. It achieves 8,640 MIPS at 600MHz for Dhrystone 2.1. The eight processor cores are divided into two clusters. Each cluster has a snoop controller to maintain cache coherency. The main internal system bus, packet-based split transaction, is 64 bits wide and runs at 300MHz. As increasing number of processor cores in the system, enhancing overall system performance and optimizing power are important aims and design challenges. In this paper, we introduce one scheme to improve the system performance by reducing overhead of interrupt handling in multi-core system. We have added an automatic-rotating interrupt distribution scheme to processor cores to reduce overhead in handling interrupt requests. As a result, the processing time in Linux kernel is improved by 21% when SPLASH-2 is executed.
机译:我们开发了一个平台SOC,包括高性能应用的八个Superh处理器核心。它为Dhrystone 2.1达到600MHz的8,640 MIPS。八个处理器核心分为两个集群。每个群集都有一个窥探控制器,以维持高速缓存一致性。主内部系统总线,基于数据包的拆分事务,是64位宽,并以300MHz运行。由于系统中的处理器核心越来越多,提高整体系统性能和优化权力是重要的目标和设计挑战。在本文中,我们通过减少多核系统中断处理的开销来提高一种方案来提高系统性能。我们已添加自动旋转中断分布方案到处理器核心以减少处理中断请求的开销。结果,当执行Splash-2时,Linux内核中的处理时间提高了21%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号