首页> 外文会议>IEEE Asian Solid-State Circuits Conference >0.54 pJ/bit, 15Mb/s True Random Number Generator Using Probabilistic Delay Cell for Edge Computing Applications
【24h】

0.54 pJ/bit, 15Mb/s True Random Number Generator Using Probabilistic Delay Cell for Edge Computing Applications

机译:0.54 PJ /位,15MB / S真正随机数发生器使用概率延迟单元进行边缘计算应用

获取原文

摘要

This paper presents a true random number generator utilizing the probabilistic delay of the cross-coupled latch during start up as an entropy source. The start-up signal is used as a slow and jittered clock to sample a fast ring oscillator to harvest random bit stream. The tunable jitter delay range and all-digital design ensure high quality random bits generation across a wide range of supply voltages. The test chip consumes 0.54 pJ/bit with a bit rate of 15Mb/s at 0.5 V supply voltage while occupying only 18% area of the state of the art. The design's compact area, simple interface, and high energy efficiency make it a well suited choice for edge computing applications.
机译:本文呈现了一个真正随机数发生器,利用在启动期间作为熵源的交叉耦合锁存的概率延迟。启动信号用作慢速和抖动时钟,以采样快速环形振荡器以收获随机比特流。可调谐抖动延迟范围和全数字设计可确保跨各种电源电压产生的高质量随机比特。测试芯片消耗0.54pj /位,比特率为15mb / s,电源电压为0.5V,同时仅占据最先进的18%面积。设计的紧凑型面积,简单的界面和高能量效率使其成为边缘计算应用的非常适合选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号