首页> 外文会议>IEEE Asian Solid-State Circuits Conference >A 20-Gb/s full-rate 27-1 PRBS generator integrated with 20-GHz PLL in 0.13-#x03BC;m CMOS
【24h】

A 20-Gb/s full-rate 27-1 PRBS generator integrated with 20-GHz PLL in 0.13-#x03BC;m CMOS

机译:一种20-GB / s的全速率2 7 -1 prbs发电机集成在0.13-μmcmos中的20-ghz pll

获取原文

摘要

This paper presents 20-Gb/s full-rate 27-1 PRBS generator with 20-GHz PLL. Implemented in a 0.13-μm CMOS process with fT of only about 80 GHz, the proposed PRBS core achieves 20-Gb/s full-rate by using pulsed latches instead of flip-flops and XOR gates with inductive peaking and negative feedback. The clock buffers that drive the 20-GHz clock distribution and the pulsed-latches in the PRBS core also employ single-transformer based inductive peaking and negative feedback to achieve bandwidth of 73 GHz. The measured data jitter of the 18.8-Gb/s PRBS output is 2.78 psrms and 14.4 pspp. The measured clock jitter of the divided-by-16 clock is 1.99 psrms and 14.4 pspp. The fabricated PRBS generator and PLL dissipate 0.84 W and 0.17 W, respectively, from a 1.5-V supply.
机译:本文介绍了20-GB / S全速率2 7 -1 PRB发电机,具有20GHz PLL。在0.13-μm的CMOS过程中实现,仅具有约80GHz的FT,所提出的PRBS核心通过使用脉冲闩锁而不是具有感应峰值和负反馈的触发器和XOR栅极来实现20-GB / s的全速率。驱动20-GHz时钟分布和PRBS核心的脉冲锁存器的时钟缓冲器也采用了基于单变压器的电感峰值和负反馈,以实现73 GHz的带宽。 18.8-GB / S PRBS输出的测量数据抖动为2.78 PS RMS 和14.4 PS PP 。分开的16个时钟的测量时钟抖动为1.99 PS RMS 和14.4 PS PP 。制造的PRBS发生器和PLL分别从1.5V供电分别消散0.84W和0.17W。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号