首页> 外文会议>IEEE Asian Solid-State Circuits Conference >A 76.8 GB/s 46 mW low-latency network-on-chip for real-time object recognition processor
【24h】

A 76.8 GB/s 46 mW low-latency network-on-chip for real-time object recognition processor

机译:用于实时对象识别处理器的76.8 GB / S 46 MW芯片片上芯片

获取原文

摘要

A 76.8 GB/s 46 mW low-latency network-on-chip (NoC) provides a communication platform for a real-time object recognition processor. The tree-based topology NoC with three crossbar switches is designed for low-latency by adopting dual-channel and adaptive switching. The NoC can be dynamically configured to exploit both data-level and object-level parallelism on the object recognition processor. FLIT-level clock gating and packet-based power management scheme are employed for low power consumption. The NoC is implemented in 0.13μm CMOS process and provides 76.8 GB/s aggregated bandwidth at 400MHz with 2-clock cycle latency while dissipating 46 mW at 1.2 V.
机译:76.8 GB / S 46 MW的低延迟网络(NOC)为实时对象识别处理器提供了一种通信平台。具有三个横杆交换机的基于树的拓扑NOC,采用双通道和自适应切换设计了低延迟。可以动态配置NOC以利用对象识别处理器上的数据级和对象级并行性。用于低功耗的粉碎级时钟门控和基于分组的电源管理方案。 NOC在0.13μmCMOS过程中实施,并在400MHz的46.8GB / s聚合带宽,具有2个时钟周期延迟,同时在1.2 V时散发46mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号