首页> 外文会议>IEEE Asian Solid-State Circuits Conference >A 1 V 59 fJ/Step 15 MHz BW 74 dB SNDR continuous-time ΔΣ modulator with digital ELD compensation and multi-bit FIR feedback
【24h】

A 1 V 59 fJ/Step 15 MHz BW 74 dB SNDR continuous-time ΔΣ modulator with digital ELD compensation and multi-bit FIR feedback

机译:A 1 V 59 FJ / STEP 15 MHz BW 74 DB SNDR连续时间ΔΣ调制器,具有数字ELD补偿和多点FIR反馈

获取原文

摘要

A 3-order continuous-time ΔΣ modulator with a highly-digital excess loop delay compensation and multi-bit FIR feedback, to be used in an ultrasound beamformer, is presented. A digitally controlled reference switching matrix avoids the power-hungry adder, and allows a power-efficient design of the loop filter. A 2-bit 3-tap FIR feedback DAC optimally achieves lower sensitivity to clock jitter and applies reduced error signal to the loop filter, thus enhancing the loop filter linearity. The modulator operates at 1.2 GHz, and achieves 79.4 dB dynamic range, 77.3 dB SNR and 74.3 dB SNDR over a 15 MHz signal bandwidth. Fabricated in a 65 nm CMOS process, the core modulator occupies 0.16 mm and dissipates 6.96mW from a 1 V supply. A 58.6 fJ/conversion-step figure of merit is achieved.
机译:提出了一种具有高度数字过度环路延迟补偿和多比特FIR反馈的3阶连续时间ΔΣ调制器,以便在超声波形成器中使用。数字控制的参考切换矩阵避免了耗电加法器,并允许回路过滤器的功率有效设计。 2位3分布FIR反馈DAC最佳地实现对时钟抖动的较低灵敏度,并将降低的误差信号应用于环路滤波器,从而增强了环路滤波器线性。调制器在1.2GHz下运行,实现79.4 dB动态范围,77.3 dB SNR和74.3 DB SNDR在15 MHz信号带宽上。在65 nm CMOS工艺中制造,核心调制器占据0.16毫米并从1 V电源耗散6.96MW。实现了58.6 FJ /转换步骤值。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号