首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Leveraging Access Port Positions to Accelerate Page Table Walk in DWM-based Main Memory
【24h】

Leveraging Access Port Positions to Accelerate Page Table Walk in DWM-based Main Memory

机译:利用访问端口位置加速页目步行在基于DWM的主存储器中

获取原文

摘要

Domain Wall Memory (DWM) with ultra-high density and comparable read/write latency to DRAM is an attractive replacement for CMOS-based devices. Unlike DRAM, DWM has non-uniform data access latency that is proportional to the number of shift operations. While previous works have demonstrated the feasibility of using DWM as main memory and have proposed different ways to alleviate the impact of shift operations, none of them have addressed the performance-critical metadata accesses, in particular page table accesses. To bridge this gap, this paper aims at accelerating page table walk in DWM-based main memory from two innovative aspects. First of all, we propose a new page table layout and leverage the positions of access ports in DWM to differentiate the state of page table entries. In addition, we propose a technique to pre-align the access ports to the positions to be accessed in the near future, thus hiding shift latency to the maximum extent. Since both address translation and context switching are affected by page table access latency, the proposed technique can effectively improve system performance and user experience.
机译:具有超高密度和可比读/写延迟的域墙存储(DWM)对DRAM的读/写延迟是基于CMOS的设备有吸引力的更换。与DRAM不同,DWM具有非统一的数据访问延迟,其与换档操作的数量成比例。虽然以前的作品已经证明了使用DWM作为主内存的可行性,并且提出了不同的方法来缓解移位操作的影响,但它们都没有解决性能关键的元数据访问,特别是页面表访问。要弥补这一差距,本文旨在从两种创新方面加速基于DWM的主存储器的页面表步行。首先,我们提出了一个新的页面表布局并利用DWM中的访问端口的位置来区分页表条目的状态。此外,我们提出了一种技术来预先将访问端口预先对准到不久的将来访问的位置,从而将移位延迟隐藏到最大程度。由于地址转换和上下文切换都受到Page表访问延迟的影响,所提出的技术可以有效提高系统性能和用户体验。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号