首页> 外文会议>CODEC 2012;International Conference on Computers and Devices for Communication >A Novel Delay Minimization Technique for Low LeakageWide Fan-In Domino Logic Gates
【24h】

A Novel Delay Minimization Technique for Low LeakageWide Fan-In Domino Logic Gates

机译:低泄漏扇形扇形粉丝大米逻辑门的新型延迟最小化技术

获取原文

摘要

With the scaling of technology the magnitude of leakage current has become a major cause of concern as it reduces the robustness of the circuit and leads to wastage of power. Most of the methods of leakage reduction lead to an increase in the delay of the circuit. In this paper a delay minimization block is proposed. This block is incorporated in a domino gate which has high threshold transistors for leakage reduction. The delay of high threshold domino gates has been reduced by using this mechanism. This facilitates the placement of high threshold domino gates in the critical or near critical paths of a design. Delay reduction of about 10% is achieved without any penalty on power delay productwhen wide fan-in domino gate has leakage as well as delay reduction features as compared to wide fan-in domino gates with only leakage reduction mechanisms. Simulations at 500MHz in 90nm show that leakage has reduced by 50% in the proposed design as compared to the conventional wide fan-in domino gate.
机译:随着技术的缩放,漏电流的幅度已成为关注的主要原因,因为它降低了电路的稳健性并导致功率的浪费。大多数泄漏减少方法导致电路延迟增加。在本文中,提出了一种延迟最小化块。该块结合在Domino栅极中,其具有高阈值晶体管,用于减小泄漏。通过使用这种机制已经减少了高阈值多米诺盖茨的延迟。这有助于在设计的临界或近乎关键路径中安置高阈值Domino栅极。在宽敞的Domino栅极的电力延迟产品上没有任何惩罚的延迟减少约10%,与宽敞的粉丝Domino门相比,电动延迟产品具有泄漏以及延迟减少特征,仅具有泄漏减少机构。 90nm中500MHz的模拟表明,与传统的宽扇形Domino门相比,泄漏在所提出的设计中减少了50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号