【24h】

Embedded software implementation of an adaptive baseband predistorter

机译:嵌入式软件实现自适应基带预失真器

获取原文

摘要

This paper is intended to present an adaptive digital baseband predistortion (DPD) method for power amplifier linearization using an hybrid DSP/FPGA based architecture. The DPD reference scheme is designed around two processing stages. The first of them is the real time fast loop based on a Look Up Table (LUT) and performed by a Field Programmable Gate Array (FPGA). The second stage, being at the center of interest of this article, is the adaptive loop designed as embedded and reconfigurable software in a Digital Signal Processor (DSP).
机译:本文旨在呈现用于使用混合DSP / FPGA的架构的功率放大器线性化的自适应数字基带预测(DPD)方法。 DPD参考方案围绕两个处理阶段设计。 其中首先是基于查找表(LUT)的实时快速循环,并由现场可编程门阵列(FPGA)执行。 第二阶段,在本文的兴趣点,是在数字信号处理器(DSP)中设计为嵌入和可重新配置软件的自适应循环。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号