【24h】

Modified low power STUMPS architecture

机译:改装低功耗树桩架构

获取原文

摘要

BIST is one of the DFT techniques in which the test circuitry will be present along with the CUT. Different BIST architectures are proposed in order to reduce the area overhead, power overhead, test time and test costs. The STUMPS architecture is best suited for BIST environment in terms of area and power, but it requires external TPG and Compactor. This paper presents the modified low power STUMPS architecture which eliminates the need for external TPG, by modifying one of the scan chains to operate in both scan and TPG mode. The proposed architecture is tested by considering 16×16 multiplier as CUT and results shows that area overhead is reduced by 4.4 % when compared to STUMPS architecture.
机译:BIST是其中测试电路与切口一起存在的DFT技术之一。 提出了不同的BIST架构,以减少面积开销,电源开销,测试时间和测试成本。 在面积和功率方面,Stumps架构最适合BIST环境,但需要外部TPG和压实机。 本文介绍了修改的低功耗Stumps架构,通过修改扫描链中的一个扫描链和TPG模式来消除对外部TPG的需求。 通过切割和结果显示16×16倍增器,通过考虑16×16倍增器来测试所提出的架构,结果表明与Stumps架构相比,区域开销减少了4.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号